tegra_def.h 8.31 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#ifndef TEGRA_DEF_H
#define TEGRA_DEF_H
9

10
#include <lib/utils_def.h>
11

12
13
14
/*******************************************************************************
 * Power down state IDs
 ******************************************************************************/
15
16
17
18
#define PSTATE_ID_CORE_POWERDN		U(7)
#define PSTATE_ID_CLUSTER_IDLE		U(16)
#define PSTATE_ID_CLUSTER_POWERDN	U(17)
#define PSTATE_ID_SOC_POWERDN		U(27)
19
20
21
22
23
24
25

/*******************************************************************************
 * This value is used by the PSCI implementation during the `SYSTEM_SUSPEND`
 * call as the `state-id` field in the 'power state' parameter.
 ******************************************************************************/
#define PLAT_SYS_SUSPEND_STATE_ID	PSTATE_ID_SOC_POWERDN

26
27
28
29
30
31
/*******************************************************************************
 * Platform power states (used by PSCI framework)
 *
 * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID
 * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID
 ******************************************************************************/
32
33
#define PLAT_MAX_RET_STATE		U(1)
#define PLAT_MAX_OFF_STATE		(PSTATE_ID_SOC_POWERDN + U(1))
34

35
36
37
/*******************************************************************************
 * iRAM memory constants
 ******************************************************************************/
38
#define TEGRA_IRAM_BASE			0x40000000
39

40
41
42
/*******************************************************************************
 * GIC memory map
 ******************************************************************************/
43
44
#define TEGRA_GICD_BASE			U(0x50041000)
#define TEGRA_GICC_BASE			U(0x50042000)
45

46
47
48
/*******************************************************************************
 * Tegra Memory Select Switch Controller constants
 ******************************************************************************/
49
50
51
52
53
54
55
56
#define TEGRA_MSELECT_BASE		U(0x50060000)

#define MSELECT_CONFIG			U(0x0)
#define ENABLE_WRAP_INCR_MASTER2_BIT	(U(1) << U(29))
#define ENABLE_WRAP_INCR_MASTER1_BIT	(U(1) << U(28))
#define ENABLE_WRAP_INCR_MASTER0_BIT	(U(1) << U(27))
#define UNSUPPORTED_TX_ERR_MASTER2_BIT	(U(1) << U(25))
#define UNSUPPORTED_TX_ERR_MASTER1_BIT	(U(1) << U(24))
57
58
59
60
61
62
#define ENABLE_UNSUP_TX_ERRORS		(UNSUPPORTED_TX_ERR_MASTER2_BIT | \
					 UNSUPPORTED_TX_ERR_MASTER1_BIT)
#define ENABLE_WRAP_TO_INCR_BURSTS	(ENABLE_WRAP_INCR_MASTER2_BIT | \
					 ENABLE_WRAP_INCR_MASTER1_BIT | \
					 ENABLE_WRAP_INCR_MASTER0_BIT)

63
64
65
66
67
68
69
70
71
72
73
74
75
76
/*******************************************************************************
 * Tegra Resource Semaphore constants
 ******************************************************************************/
#define TEGRA_RES_SEMA_BASE		0x60001000UL
#define  STA_OFFSET			0UL
#define  SET_OFFSET			4UL
#define  CLR_OFFSET			8UL

/*******************************************************************************
 * Tegra Primary Interrupt Controller constants
 ******************************************************************************/
#define TEGRA_PRI_ICTLR_BASE		0x60004000UL
#define  CPU_IEP_FIR_SET		0x18UL

77
78
79
/*******************************************************************************
 * Tegra micro-seconds timer constants
 ******************************************************************************/
80
81
#define TEGRA_TMRUS_BASE		U(0x60005010)
#define TEGRA_TMRUS_SIZE		U(0x1000)
82
83
84
85

/*******************************************************************************
 * Tegra Clock and Reset Controller constants
 ******************************************************************************/
86
#define TEGRA_CAR_RESET_BASE		U(0x60006000)
87
88
#define TEGRA_GPU_RESET_REG_OFFSET	U(0x28C)
#define  GPU_RESET_BIT			(U(1) << 24)
89
90
#define TEGRA_RST_DEV_CLR_V		U(0x434)
#define TEGRA_CLK_ENB_V			U(0x440)
91

92
93
94
95
96
97
98
99
100
101
/* SE Clock Offsets */
#define TEGRA_RST_DEVICES_V		0x358UL
#define  SE_RESET_BIT 			(0x1UL << 31)
#define TEGRA_RST_DEVICES_W		 0x35CUL
#define  ENTROPY_CLK_ENB_BIT		(0x1UL << 21)
#define TEGRA_CLK_OUT_ENB_V		0x360UL
#define  SE_CLK_ENB_BIT			(0x1UL << 31)
#define TEGRA_CLK_OUT_ENB_W		0x364UL
#define  ENTROPY_RESET_BIT 		(0x1UL << 21)

102
103
104
/*******************************************************************************
 * Tegra Flow Controller constants
 ******************************************************************************/
105
#define TEGRA_FLOWCTRL_BASE		U(0x60007000)
106

107
108
109
110
111
/*******************************************************************************
 * Tegra AHB arbitration controller
 ******************************************************************************/
#define TEGRA_AHB_ARB_BASE		0x6000C000UL

112
113
114
/*******************************************************************************
 * Tegra Secure Boot Controller constants
 ******************************************************************************/
115
#define TEGRA_SB_BASE			U(0x6000C200)
116
117
118
119

/*******************************************************************************
 * Tegra Exception Vectors constants
 ******************************************************************************/
120
#define TEGRA_EVP_BASE			U(0x6000F000)
121

122
123
124
/*******************************************************************************
 * Tegra Miscellaneous register constants
 ******************************************************************************/
125
126
#define TEGRA_MISC_BASE			U(0x70000000)
#define  HARDWARE_REVISION_OFFSET	U(0x804)
127

128
129
130
/*******************************************************************************
 * Tegra UART controller base addresses
 ******************************************************************************/
131
132
133
134
135
#define TEGRA_UARTA_BASE		U(0x70006000)
#define TEGRA_UARTB_BASE		U(0x70006040)
#define TEGRA_UARTC_BASE		U(0x70006200)
#define TEGRA_UARTD_BASE		U(0x70006300)
#define TEGRA_UARTE_BASE		U(0x70006400)
136

137
138
139
140
141
142
143
144
/*******************************************************************************
 * Tegra Fuse Controller related constants
 ******************************************************************************/
#define TEGRA_FUSE_BASE			0x7000F800UL
#define FUSE_BOOT_SECURITY_INFO		0x268UL
#define FUSE_ATOMIC_SAVE_CARVEOUT_EN	(0x1U << 7)


145
146
147
/*******************************************************************************
 * Tegra Power Mgmt Controller constants
 ******************************************************************************/
148
#define TEGRA_PMC_BASE			U(0x7000E400)
149

150
151
152
153
154
155
156
157
158
/*******************************************************************************
 * Tegra Atomics constants
 ******************************************************************************/
#define TEGRA_ATOMICS_BASE		0x70016000UL
#define  TRIGGER0_REG_OFFSET		0UL
#define  TRIGGER_WIDTH_SHIFT		4UL
#define  TRIGGER_ID_SHIFT		16UL
#define  RESULT0_REG_OFFSET		0xC00UL

159
160
161
/*******************************************************************************
 * Tegra Memory Controller constants
 ******************************************************************************/
162
#define TEGRA_MC_BASE			U(0x70019000)
163

164
/* TZDRAM carveout configuration registers */
165
166
167
#define MC_SECURITY_CFG0_0		U(0x70)
#define MC_SECURITY_CFG1_0		U(0x74)
#define MC_SECURITY_CFG3_0		U(0x9BC)
168
169

/* Video Memory carveout configuration registers */
170
171
172
#define MC_VIDEO_PROTECT_BASE_HI	U(0x978)
#define MC_VIDEO_PROTECT_BASE_LO	U(0x648)
#define MC_VIDEO_PROTECT_SIZE_MB	U(0x64c)
173

174
/* SMMU configuration registers*/
175
#define MC_SMMU_PPCS_ASID_0		0x270U
176
177
#define  PPCS_SMMU_ENABLE		(0x1U << 31)

178
179
180
181
182
183
184
185
186
/*******************************************************************************
 * Tegra SE constants
 ******************************************************************************/
#define TEGRA_SE1_BASE			U(0x70012000)
#define TEGRA_SE2_BASE			U(0x70412000)
#define TEGRA_PKA1_BASE			U(0x70420000)
#define TEGRA_SE2_RANGE_SIZE		U(0x2000)
#define SE_TZRAM_SECURITY		U(0x4)

187
188
189
/*******************************************************************************
 * Tegra TZRAM constants
 ******************************************************************************/
190
191
#define TEGRA_TZRAM_BASE		U(0x7C010000)
#define TEGRA_TZRAM_SIZE		U(0x10000)
192

193
194
195
196
197
198
/*******************************************************************************
 * Tegra TZRAM carveout constants
 ******************************************************************************/
#define TEGRA_TZRAM_CARVEOUT_BASE	U(0x7C04C000)
#define TEGRA_TZRAM_CARVEOUT_SIZE	U(0x4000)

199
#endif /* TEGRA_DEF_H */