arm_bl1_setup.c 3.74 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
 */

#include <arch.h>
#include <arm_def.h>
9
#include <arm_xlat_tables.h>
10
11
12
#include <bl_common.h>
#include <console.h>
#include <plat_arm.h>
13
#include <platform_def.h>
14
#include <sp805.h>
15
#include <utils.h>
16
#include "../../../bl1/bl1_private.h"
17
18
19
20
21
22

/* Weak definitions may be overridden in specific ARM standard platform */
#pragma weak bl1_early_platform_setup
#pragma weak bl1_plat_arch_setup
#pragma weak bl1_platform_setup
#pragma weak bl1_plat_sec_mem_layout
23
#pragma weak bl1_plat_prepare_exit
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39


/* Data structure which holds the extents of the trusted SRAM for BL1*/
static meminfo_t bl1_tzram_layout;

meminfo_t *bl1_plat_sec_mem_layout(void)
{
	return &bl1_tzram_layout;
}

/*******************************************************************************
 * BL1 specific platform actions shared between ARM standard platforms.
 ******************************************************************************/
void arm_bl1_early_platform_setup(void)
{

40
41
42
43
44
#if !ARM_DISABLE_TRUSTED_WDOG
	/* Enable watchdog */
	sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL);
#endif

45
46
47
48
49
50
51
52
	/* Initialize the console to provide early debug support */
	console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
			ARM_CONSOLE_BAUDRATE);

	/* Allow BL1 to see the whole Trusted RAM */
	bl1_tzram_layout.total_base = ARM_BL_RAM_BASE;
	bl1_tzram_layout.total_size = ARM_BL_RAM_SIZE;

53
#if !LOAD_IMAGE_V2
54
55
56
57
58
59
	/* Calculate how much RAM BL1 is using and how much remains free */
	bl1_tzram_layout.free_base = ARM_BL_RAM_BASE;
	bl1_tzram_layout.free_size = ARM_BL_RAM_SIZE;
	reserve_mem(&bl1_tzram_layout.free_base,
		    &bl1_tzram_layout.free_size,
		    BL1_RAM_BASE,
60
61
		    BL1_RAM_LIMIT - BL1_RAM_BASE);
#endif /* LOAD_IMAGE_V2 */
62
63
64
65
66
67
68
}

void bl1_early_platform_setup(void)
{
	arm_bl1_early_platform_setup();

	/*
69
	 * Initialize Interconnect for this cluster during cold boot.
70
71
	 * No need for locks as no other CPU is active.
	 */
72
	plat_arm_interconnect_init();
73
	/*
74
	 * Enable Interconnect coherency for the primary CPU's cluster.
75
	 */
76
	plat_arm_interconnect_enter_coherency();
77
78
79
80
81
82
83
84
85
86
}

/******************************************************************************
 * Perform the very early platform specific architecture setup shared between
 * ARM standard platforms. This only does basic initialization. Later
 * architectural setup (bl1_arch_setup()) does not do anything platform
 * specific.
 *****************************************************************************/
void arm_bl1_plat_arch_setup(void)
{
87
	arm_setup_page_tables(bl1_tzram_layout.total_base,
88
			      bl1_tzram_layout.total_size,
89
			      BL_CODE_BASE,
90
			      BL1_CODE_END,
91
			      BL1_RO_DATA_BASE,
92
			      BL1_RO_DATA_END
93
#if USE_COHERENT_MEM
94
95
			      , BL_COHERENT_RAM_BASE,
			      BL_COHERENT_RAM_END
96
97
#endif
			     );
98
99
100
#ifdef AARCH32
	enable_mmu_secure(0);
#else
101
	enable_mmu_el3(0);
102
#endif /* AARCH32 */
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
}

void bl1_plat_arch_setup(void)
{
	arm_bl1_plat_arch_setup();
}

/*
 * Perform the platform specific architecture setup shared between
 * ARM standard platforms.
 */
void arm_bl1_platform_setup(void)
{
	/* Initialise the IO layer and register platform IO devices */
	plat_arm_io_setup();
118
119
120
#if LOAD_IMAGE_V2
	arm_load_tb_fw_config();
#endif
121
122
123
124
125
126
127
}

void bl1_platform_setup(void)
{
	arm_bl1_platform_setup();
}

128
129
void bl1_plat_prepare_exit(entry_point_info_t *ep_info)
{
130
131
132
133
134
#if !ARM_DISABLE_TRUSTED_WDOG
	/* Disable watchdog before leaving BL1 */
	sp805_stop(ARM_SP805_TWDG_BASE);
#endif

135
136
137
138
139
140
141
142
143
144
145
#ifdef EL3_PAYLOAD_BASE
	/*
	 * Program the EL3 payload's entry point address into the CPUs mailbox
	 * in order to release secondary CPUs from their holding pen and make
	 * them jump there.
	 */
	arm_program_trusted_mailbox(ep_info->pc);
	dsbsy();
	sev();
#endif
}