runtime_exceptions.S 13.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <arch.h>
32
#include <asm_macros.S>
33
#include <context.h>
34
#include <interrupt_mgmt.h>
35
#include <platform_def.h>
36
#include <runtime_svc.h>
37
38
39

	.globl	runtime_exceptions

40
	/* -----------------------------------------------------
41
	 * Handle SMC exceptions separately from other sync.
42
43
44
45
	 * exceptions.
	 * -----------------------------------------------------
	 */
	.macro	handle_sync_exception
46
47
48
	/* Enable the SError interrupt */
	msr	daifclr, #DAIF_ABT_BIT

49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
	mrs	x30, esr_el3
	ubfx	x30, x30, #ESR_EC_SHIFT, #ESR_EC_LENGTH

	cmp	x30, #EC_AARCH32_SMC
	b.eq	smc_handler32

	cmp	x30, #EC_AARCH64_SMC
	b.eq	smc_handler64

	/* -----------------------------------------------------
	 * The following code handles any synchronous exception
	 * that is not an SMC.
	 * -----------------------------------------------------
	 */

65
	bl	report_unhandled_exception
66
67
68
69
70
71
72
73
74
	.endm


	/* -----------------------------------------------------
	 * This macro handles FIQ or IRQ interrupts i.e. EL3,
	 * S-EL1 and NS interrupts.
	 * -----------------------------------------------------
	 */
	.macro	handle_interrupt_exception label
75
76
77
	/* Enable the SError interrupt */
	msr	daifclr, #DAIF_ABT_BIT

78
79
80
	str	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
	bl	save_gp_registers

81
82
83
84
85
86
87
88
	/*
	 * Save the EL3 system registers needed to return from
	 * this exception.
	 */
	mrs	x0, spsr_el3
	mrs	x1, elr_el3
	stp	x0, x1, [sp, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]

89
90
91
92
93
94
95
96
97
98
99
	/* Switch to the runtime stack i.e. SP_EL0 */
	ldr	x2, [sp, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]
	mov	x20, sp
	msr	spsel, #0
	mov	sp, x2

	/*
	 * Find out whether this is a valid interrupt type. If the
	 * interrupt controller reports a spurious interrupt then
	 * return to where we came from.
	 */
100
	bl	plat_ic_get_pending_interrupt_type
101
102
103
104
105
	cmp	x0, #INTR_TYPE_INVAL
	b.eq	interrupt_exit_\label

	/*
	 * Get the registered handler for this interrupt type. A
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
	 * NULL return value could be 'cause of the following
	 * conditions:
	 *
	 * a. An interrupt of a type was routed correctly but a
	 *    handler for its type was not registered.
	 *
	 * b. An interrupt of a type was not routed correctly so
	 *    a handler for its type was not registered.
	 *
	 * c. An interrupt of a type was routed correctly to EL3,
	 *    but was deasserted before its pending state could
	 *    be read. Another interrupt of a different type pended
	 *    at the same time and its type was reported as pending
	 *    instead. However, a handler for this type was not
	 *    registered.
	 *
	 * a. and b. can only happen due to a programming error.
	 * The occurrence of c. could be beyond the control of
	 * Trusted Firmware. It makes sense to return from this
	 * exception instead of reporting an error.
126
127
	 */
	bl	get_interrupt_type_handler
128
	cbz	x0, interrupt_exit_\label
129
130
131
132
133
134
135
136
137
138
139
	mov	x21, x0

	mov	x0, #INTR_ID_UNAVAILABLE

	/* Set the current security state in the 'flags' parameter */
	mrs	x2, scr_el3
	ubfx	x1, x2, #0, #1

	/* Restore the reference to the 'handle' i.e. SP_EL3 */
	mov	x2, x20

140
141
142
	/*  x3 will point to a cookie (not used now) */
	mov	x3, xzr

143
144
145
146
147
148
149
150
151
152
	/* Call the interrupt type handler */
	blr	x21

interrupt_exit_\label:
	/* Return from exception, possibly in a different security state */
	b	el3_exit

	.endm


153
154
155
156
157
158
159
160
161
162
163
	.macro save_x18_to_x29_sp_el0
	stp	x18, x19, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X18]
	stp	x20, x21, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X20]
	stp	x22, x23, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X22]
	stp	x24, x25, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X24]
	stp	x26, x27, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X26]
	stp	x28, x29, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X28]
	mrs	x18, sp_el0
	str	x18, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_SP_EL0]
	.endm

Achin Gupta's avatar
Achin Gupta committed
164
	.section	.vectors, "ax"; .align 11
165
166
167
	.align	7
runtime_exceptions:
	/* -----------------------------------------------------
168
	 * Current EL with _sp_el0 : 0x0 - 0x200
169
170
171
	 * -----------------------------------------------------
	 */
sync_exception_sp_el0:
172
173
174
175
	/* -----------------------------------------------------
	 * We don't expect any synchronous exceptions from EL3
	 * -----------------------------------------------------
	 */
176
	bl	report_unhandled_exception
177
	check_vector_size sync_exception_sp_el0
178
179

	.align	7
180
181
182
183
184
	/* -----------------------------------------------------
	 * EL3 code is non-reentrant. Any asynchronous exception
	 * is a serious error. Loop infinitely.
	 * -----------------------------------------------------
	 */
185
irq_sp_el0:
186
	bl	report_unhandled_interrupt
187
	check_vector_size irq_sp_el0
188
189
190

	.align	7
fiq_sp_el0:
191
	bl	report_unhandled_interrupt
192
	check_vector_size fiq_sp_el0
193
194
195

	.align	7
serror_sp_el0:
196
	bl	report_unhandled_exception
197
	check_vector_size serror_sp_el0
198
199

	/* -----------------------------------------------------
200
	 * Current EL with SPx: 0x200 - 0x400
201
202
203
204
	 * -----------------------------------------------------
	 */
	.align	7
sync_exception_sp_elx:
205
206
207
208
	/* -----------------------------------------------------
	 * This exception will trigger if anything went wrong
	 * during a previous exception entry or exit or while
	 * handling an earlier unexpected synchronous exception.
209
	 * There is a high probability that SP_EL3 is corrupted.
210
211
	 * -----------------------------------------------------
	 */
212
	bl	report_unhandled_exception
213
	check_vector_size sync_exception_sp_elx
214
215
216

	.align	7
irq_sp_elx:
217
	bl	report_unhandled_interrupt
218
219
	check_vector_size irq_sp_elx

220
221
	.align	7
fiq_sp_elx:
222
	bl	report_unhandled_interrupt
223
224
	check_vector_size fiq_sp_elx

225
226
	.align	7
serror_sp_elx:
227
	bl	report_unhandled_exception
228
	check_vector_size serror_sp_elx
229
230

	/* -----------------------------------------------------
231
	 * Lower EL using AArch64 : 0x400 - 0x600
232
233
234
235
	 * -----------------------------------------------------
	 */
	.align	7
sync_exception_aarch64:
236
237
238
239
240
241
242
243
244
	/* -----------------------------------------------------
	 * This exception vector will be the entry point for
	 * SMCs and traps that are unhandled at lower ELs most
	 * commonly. SP_EL3 should point to a valid cpu context
	 * where the general purpose and system register state
	 * can be saved.
	 * -----------------------------------------------------
	 */
	handle_sync_exception
245
	check_vector_size sync_exception_aarch64
246
247

	.align	7
248
249
250
251
252
	/* -----------------------------------------------------
	 * Asynchronous exceptions from lower ELs are not
	 * currently supported. Report their occurrence.
	 * -----------------------------------------------------
	 */
253
irq_aarch64:
254
	handle_interrupt_exception irq_aarch64
255
	check_vector_size irq_aarch64
256
257
258

	.align	7
fiq_aarch64:
259
	handle_interrupt_exception fiq_aarch64
260
	check_vector_size fiq_aarch64
261
262
263

	.align	7
serror_aarch64:
264
	bl	report_unhandled_exception
265
	check_vector_size serror_aarch64
266
267

	/* -----------------------------------------------------
268
	 * Lower EL using AArch32 : 0x600 - 0x800
269
270
271
272
	 * -----------------------------------------------------
	 */
	.align	7
sync_exception_aarch32:
273
274
275
276
277
278
279
280
281
	/* -----------------------------------------------------
	 * This exception vector will be the entry point for
	 * SMCs and traps that are unhandled at lower ELs most
	 * commonly. SP_EL3 should point to a valid cpu context
	 * where the general purpose and system register state
	 * can be saved.
	 * -----------------------------------------------------
	 */
	handle_sync_exception
282
	check_vector_size sync_exception_aarch32
283
284

	.align	7
285
286
287
288
289
	/* -----------------------------------------------------
	 * Asynchronous exceptions from lower ELs are not
	 * currently supported. Report their occurrence.
	 * -----------------------------------------------------
	 */
290
irq_aarch32:
291
	handle_interrupt_exception irq_aarch32
292
	check_vector_size irq_aarch32
293
294
295

	.align	7
fiq_aarch32:
296
	handle_interrupt_exception fiq_aarch32
297
	check_vector_size fiq_aarch32
298
299
300

	.align	7
serror_aarch32:
301
	bl	report_unhandled_exception
302
303
	check_vector_size serror_aarch32

304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
	.align	7

	/* -----------------------------------------------------
	 * The following code handles secure monitor calls.
	 * Depending upon the execution state from where the SMC
	 * has been invoked, it frees some general purpose
	 * registers to perform the remaining tasks. They
	 * involve finding the runtime service handler that is
	 * the target of the SMC & switching to runtime stacks
	 * (SP_EL0) before calling the handler.
	 *
	 * Note that x30 has been explicitly saved and can be
	 * used here
	 * -----------------------------------------------------
	 */
319
func smc_handler
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
smc_handler32:
	/* Check whether aarch32 issued an SMC64 */
	tbnz	x0, #FUNCID_CC_SHIFT, smc_prohibited

	/* -----------------------------------------------------
	 * Since we're are coming from aarch32, x8-x18 need to
	 * be saved as per SMC32 calling convention. If a lower
	 * EL in aarch64 is making an SMC32 call then it must
	 * have saved x8-x17 already therein.
	 * -----------------------------------------------------
	 */
	stp	x8, x9, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X8]
	stp	x10, x11, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X10]
	stp	x12, x13, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X12]
	stp	x14, x15, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X14]
	stp	x16, x17, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X16]

	/* x4-x7, x18, sp_el0 are saved below */

smc_handler64:
	/* -----------------------------------------------------
	 * Populate the parameters for the SMC handler. We
	 * already have x0-x4 in place. x5 will point to a
	 * cookie (not used now). x6 will point to the context
	 * structure (SP_EL3) and x7 will contain flags we need
	 * to pass to the handler Hence save x5-x7. Note that x4
	 * only needs to be preserved for AArch32 callers but we
	 * do it for AArch64 callers as well for convenience
	 * -----------------------------------------------------
	 */
	stp	x4, x5, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X4]
	stp	x6, x7, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_X6]

353
354
355
	/* Save rest of the gpregs and sp_el0*/
	save_x18_to_x29_sp_el0

356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
	mov	x5, xzr
	mov	x6, sp

	/* Get the unique owning entity number */
	ubfx	x16, x0, #FUNCID_OEN_SHIFT, #FUNCID_OEN_WIDTH
	ubfx	x15, x0, #FUNCID_TYPE_SHIFT, #FUNCID_TYPE_WIDTH
	orr	x16, x16, x15, lsl #FUNCID_OEN_WIDTH

	adr	x11, (__RT_SVC_DESCS_START__ + RT_SVC_DESC_HANDLE)

	/* Load descriptor index from array of indices */
	adr	x14, rt_svc_descs_indices
	ldrb	w15, [x14, x16]

	/* -----------------------------------------------------
	 * Restore the saved C runtime stack value which will
	 * become the new SP_EL0 i.e. EL3 runtime stack. It was
	 * saved in the 'cpu_context' structure prior to the last
	 * ERET from EL3.
	 * -----------------------------------------------------
	 */
	ldr	x12, [x6, #CTX_EL3STATE_OFFSET + CTX_RUNTIME_SP]

	/*
	 * Any index greater than 127 is invalid. Check bit 7 for
	 * a valid index
	 */
	tbnz	w15, 7, smc_unknown

	/* Switch to SP_EL0 */
	msr	spsel, #0

	/* -----------------------------------------------------
	 * Get the descriptor using the index
	 * x11 = (base + off), x15 = index
	 *
	 * handler = (base + off) + (index << log2(size))
	 * -----------------------------------------------------
	 */
	lsl	w10, w15, #RT_SVC_SIZE_LOG2
	ldr	x15, [x11, w10, uxtw]

	/* -----------------------------------------------------
	 * Save the SPSR_EL3, ELR_EL3, & SCR_EL3 in case there
	 * is a world switch during SMC handling.
	 * TODO: Revisit if all system registers can be saved
	 * later.
	 * -----------------------------------------------------
	 */
	mrs	x16, spsr_el3
	mrs	x17, elr_el3
	mrs	x18, scr_el3
	stp	x16, x17, [x6, #CTX_EL3STATE_OFFSET + CTX_SPSR_EL3]
409
	str	x18, [x6, #CTX_EL3STATE_OFFSET + CTX_SCR_EL3]
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427

	/* Copy SCR_EL3.NS bit to the flag to indicate caller's security */
	bfi	x7, x18, #0, #1

	mov	sp, x12

	/* -----------------------------------------------------
	 * Call the Secure Monitor Call handler and then drop
	 * directly into el3_exit() which will program any
	 * remaining architectural state prior to issuing the
	 * ERET to the desired lower EL.
	 * -----------------------------------------------------
	 */
#if DEBUG
	cbz	x15, rt_svc_fw_critical_error
#endif
	blr	x15

428
	b	el3_exit
429

430
431
432
433
434
435
436
437
smc_unknown:
	/*
	 * Here we restore x4-x18 regardless of where we came from. AArch32
	 * callers will find the registers contents unchanged, but AArch64
	 * callers will find the registers modified (with stale earlier NS
	 * content). Either way, we aren't leaking any secure information
	 * through them
	 */
438
439
	mov	w0, #SMC_UNK
	b	restore_gp_registers_callee_eret
440
441

smc_prohibited:
442
	ldr	x30, [sp, #CTX_GPREGS_OFFSET + CTX_GPREG_LR]
443
444
445
446
	mov	w0, #SMC_UNK
	eret

rt_svc_fw_critical_error:
447
	msr	spsel, #1 /* Switch to SP_ELx */
448
	bl	report_unhandled_exception
449
endfunc smc_handler