bl31_zynqmp_setup.c 5.89 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
 */

#include <assert.h>
#include <errno.h>
9
10
11
12
13

#include <bl31/bl31.h>
#include <common/bl_common.h>
#include <common/debug.h>
#include <drivers/console.h>
14
#include <plat/arm/common/plat_arm.h>
15
#include <plat/common/platform.h>
16
#include <lib/mmio.h>
17

18
#include <plat_startup.h>
19
#include <plat_private.h>
20
#include <zynqmp_def.h>
21

22
23
24
25
26
27
28
29
30
31
32
33
34
static entry_point_info_t bl32_image_ep_info;
static entry_point_info_t bl33_image_ep_info;

/*
 * Return a pointer to the 'entry_point_info' structure of the next image for
 * the security state specified. BL33 corresponds to the non-secure image type
 * while BL32 corresponds to the secure image type. A NULL pointer is returned
 * if the image does not exist.
 */
entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
{
	assert(sec_state_is_valid(type));

35
	if (type == NON_SECURE) {
36
		return &bl33_image_ep_info;
37
	}
38
39
40
41

	return &bl32_image_ep_info;
}

42
43
44
45
46
47
48
49
50
51
52
53
54
/*
 * Set the build time defaults. We want to do this when doing a JTAG boot
 * or if we can't find any other config data.
 */
static inline void bl31_set_default_config(void)
{
	bl32_image_ep_info.pc = BL32_BASE;
	bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
	bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
	bl33_image_ep_info.spsr = SPSR_64(MODE_EL2, MODE_SP_ELX,
					  DISABLE_ALL_EXCEPTIONS);
}

55
56
/*
 * Perform any BL31 specific platform actions. Here is an opportunity to copy
57
 * parameters passed by the calling EL (S-EL1 in BL2 & EL3 in BL1) before they
58
59
60
 * are lost (potentially). This needs to be done before the MMU is initialized
 * so that the memory layout can be used while creating page tables.
 */
61
62
void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
				u_register_t arg2, u_register_t arg3)
63
{
64
	uint64_t atf_handoff_addr;
65
	/* Register the console to provide early debug support */
66
	static console_t bl31_boot_console;
67
68
69
70
	(void)console_cdns_register(ZYNQMP_UART_BASE,
				       zynqmp_get_uart_clk(),
				       ZYNQMP_UART_BAUDRATE,
				       &bl31_boot_console);
71
	console_set_scope(&bl31_boot_console,
72
			  CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_BOOT);
73
74
75
76
77

	/* Initialize the platform config for future decision making */
	zynqmp_config_setup();

	/* There are no parameters from BL2 if BL31 is a reset vector */
78
79
	assert(arg0 == 0U);
	assert(arg1 == 0U);
80
81
82
83
84
85
86
87

	/*
	 * Do initial security configuration to allow DRAM/device access. On
	 * Base ZYNQMP only DRAM security is programmable (via TrustZone), but
	 * other platforms might have more programmable security devices
	 * present.
	 */

Michal Simek's avatar
Michal Simek committed
88
	/* Populate common information for BL32 and BL33 */
89
90
91
92
93
	SET_PARAM_HEAD(&bl32_image_ep_info, PARAM_EP, VERSION_1, 0);
	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
	SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);

94
95
	atf_handoff_addr = mmio_read_32(PMU_GLOBAL_GEN_STORAGE6);

Michal Simek's avatar
Michal Simek committed
96
	if (zynqmp_get_bootmode() == ZYNQMP_BOOTMODE_JTAG) {
97
		bl31_set_default_config();
Michal Simek's avatar
Michal Simek committed
98
99
	} else {
		/* use parameters from FSBL */
100
		enum fsbl_handoff ret = fsbl_atf_handover(&bl32_image_ep_info,
101
102
							  &bl33_image_ep_info,
							  atf_handoff_addr);
103
		if (ret == FSBL_HANDOFF_NO_STRUCT) {
104
			bl31_set_default_config();
105
		} else if (ret != FSBL_HANDOFF_SUCCESS) {
106
			panic();
107
		}
Michal Simek's avatar
Michal Simek committed
108
	}
109
110
111
112
113
114
	if (bl32_image_ep_info.pc) {
		VERBOSE("BL31: Secure code at 0x%lx\n", bl32_image_ep_info.pc);
	}
	if (bl33_image_ep_info.pc) {
		VERBOSE("BL31: Non secure code at 0x%lx\n", bl33_image_ep_info.pc);
	}
115
116
}

117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
/* Enable the test setup */
#ifndef ZYNQMP_TESTING
static void zynqmp_testing_setup(void) { }
#else
static void zynqmp_testing_setup(void)
{
	uint32_t actlr_el3, actlr_el2;

	/* Enable CPU ACTLR AND L2ACTLR RW access from non-secure world */
	actlr_el3 = read_actlr_el3();
	actlr_el2 = read_actlr_el2();

	actlr_el3 |= ACTLR_EL3_L2ACTLR_BIT | ACTLR_EL3_CPUACTLR_BIT;
	actlr_el2 |= ACTLR_EL3_L2ACTLR_BIT | ACTLR_EL3_CPUACTLR_BIT;
	write_actlr_el3(actlr_el3);
	write_actlr_el2(actlr_el2);
}
#endif

136
137
138
139
140
141
#if ZYNQMP_WDT_RESTART
static interrupt_type_handler_t type_el3_interrupt_table[MAX_INTR_EL3];

int request_intr_type_el3(uint32_t id, interrupt_type_handler_t handler)
{
	/* Validate 'handler' and 'id' parameters */
142
	if (!handler || id >= MAX_INTR_EL3) {
143
		return -EINVAL;
144
	}
145
146

	/* Check if a handler has already been registered */
147
	if (type_el3_interrupt_table[id]) {
148
		return -EALREADY;
149
	}
150
151
152
153
154
155
156
157
158
159
160
161
162
163

	type_el3_interrupt_table[id] = handler;

	return 0;
}

static uint64_t rdo_el3_interrupt_handler(uint32_t id, uint32_t flags,
					  void *handle, void *cookie)
{
	uint32_t intr_id;
	interrupt_type_handler_t handler;

	intr_id = plat_ic_get_pending_interrupt_id();
	handler = type_el3_interrupt_table[intr_id];
164
	if (handler != NULL) {
165
		handler(intr_id, flags, handle, cookie);
166
	}
167
168
169
170
171

	return 0;
}
#endif

172
173
174
175
176
void bl31_platform_setup(void)
{
	/* Initialize the gic cpu and distributor interfaces */
	plat_arm_gic_driver_init();
	plat_arm_gic_init();
177
	zynqmp_testing_setup();
178
179
180
181
}

void bl31_plat_runtime_setup(void)
{
182
183
184
185
186
187
188
#if ZYNQMP_WDT_RESTART
	uint64_t flags = 0;
	uint64_t rc;

	set_interrupt_rm_flag(flags, NON_SECURE);
	rc = register_interrupt_type_handler(INTR_TYPE_EL3,
					     rdo_el3_interrupt_handler, flags);
189
	if (rc) {
190
		panic();
191
	}
192
#endif
193
194
195
}

/*
196
 * Perform the very early platform specific architectural setup here.
197
198
199
200
201
202
 */
void bl31_plat_arch_setup(void)
{
	plat_arm_interconnect_init();
	plat_arm_interconnect_enter_coherency();

203
204
205
206
207
208
209
210
211
212
213
214
215
216

	const mmap_region_t bl_regions[] = {
		MAP_REGION_FLAT(BL31_BASE, BL31_END - BL31_BASE,
			MT_MEMORY | MT_RW | MT_SECURE),
		MAP_REGION_FLAT(BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
				MT_CODE | MT_SECURE),
		MAP_REGION_FLAT(BL_RO_DATA_BASE, BL_RO_DATA_END - BL_RO_DATA_BASE,
				MT_RO_DATA | MT_SECURE),
		MAP_REGION_FLAT(BL_COHERENT_RAM_BASE,
				BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE,
				MT_DEVICE | MT_RW | MT_SECURE),
		{0}
	};

217
	setup_page_tables(bl_regions, plat_arm_get_mmap());
218
	enable_mmu_el3(0);
219
}