amu.c 5.87 KB
Newer Older
1
/*
2
 * Copyright (c) 2017-2020, ARM Limited and Contributors. All rights reserved.
3
4
5
6
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

7
#include <assert.h>
8
#include <stdbool.h>
9

10
11
#include <arch.h>
#include <arch_helpers.h>
12

13
14
15
16
#include <lib/el3_runtime/pubsub_events.h>
#include <lib/extensions/amu.h>
#include <lib/extensions/amu_private.h>

17
#include <plat/common/platform.h>
18
19
20

static struct amu_ctx amu_ctxs[PLATFORM_CORE_COUNT];

21
/* Check if AMUv1 for Armv8.4 or 8.6 is implemented */
22
bool amu_supported(void)
23
{
24
25
26
27
28
29
30
31
32
33
34
	uint64_t features = read_id_aa64pfr0_el1() >> ID_AA64PFR0_AMU_SHIFT;

	features &= ID_AA64PFR0_AMU_MASK;
	return ((features == 1U) || (features == 2U));
}

#if AMU_GROUP1_NR_COUNTERS
/* Check if group 1 counters is implemented */
bool amu_group1_supported(void)
{
	uint64_t features = read_amcfgr_el0() >> AMCFGR_EL0_NCG_SHIFT;
35

36
	return (features & AMCFGR_EL0_NCG_MASK) == 1U;
37
}
38
#endif
39

40
/*
41
 * Enable counters. This function is meant to be invoked
42
43
 * by the context management library before exiting from EL3.
 */
44
void amu_enable(bool el2_unused)
45
46
47
{
	uint64_t v;

48
	if (!amu_supported()) {
49
		return;
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
	}

#if AMU_GROUP1_NR_COUNTERS
	/* Check and set presence of group 1 counters */
	if (!amu_group1_supported()) {
		ERROR("AMU Counter Group 1 is not implemented\n");
		panic();
	}

	/* Check number of group 1 counters */
	uint64_t cnt_num = (read_amcgcr_el0() >> AMCGCR_EL0_CG1NC_SHIFT) &
				AMCGCR_EL0_CG1NC_MASK;
	VERBOSE("%s%llu. %s%u\n",
		"Number of AMU Group 1 Counters ", cnt_num,
		"Requested number ", AMU_GROUP1_NR_COUNTERS);

	if (cnt_num < AMU_GROUP1_NR_COUNTERS) {
		ERROR("%s%llu is less than %s%u\n",
		"Number of AMU Group 1 Counters ", cnt_num,
		"Requested number ", AMU_GROUP1_NR_COUNTERS);
		panic();
	}
#endif
73
74

	if (el2_unused) {
75
		/*
76
77
		 * CPTR_EL2.TAM: Set to zero so any accesses to
		 * the Activity Monitor registers do not trap to EL2.
78
		 */
79
80
81
		v = read_cptr_el2();
		v &= ~CPTR_EL2_TAM_BIT;
		write_cptr_el2(v);
82
	}
83
84
85
86
87
88
89
90
91
92
93

	/*
	 * CPTR_EL3.TAM: Set to zero so that any accesses to
	 * the Activity Monitor registers do not trap to EL3.
	 */
	v = read_cptr_el3();
	v &= ~TAM_BIT;
	write_cptr_el3(v);

	/* Enable group 0 counters */
	write_amcntenset0_el0(AMU_GROUP0_COUNTERS_MASK);
94
95

#if AMU_GROUP1_NR_COUNTERS
96
97
	/* Enable group 1 counters */
	write_amcntenset1_el0(AMU_GROUP1_COUNTERS_MASK);
98
#endif
99
100
101
}

/* Read the group 0 counter identified by the given `idx`. */
102
uint64_t amu_group0_cnt_read(unsigned int idx)
103
{
104
	assert(amu_supported());
105
	assert(idx < AMU_GROUP0_NR_COUNTERS);
106
107
108
109

	return amu_group0_cnt_read_internal(idx);
}

110
111
/* Write the group 0 counter identified by the given `idx` with `val` */
void amu_group0_cnt_write(unsigned  int idx, uint64_t val)
112
{
113
	assert(amu_supported());
114
	assert(idx < AMU_GROUP0_NR_COUNTERS);
115
116
117
118
119

	amu_group0_cnt_write_internal(idx, val);
	isb();
}

120
121
122
#if AMU_GROUP1_NR_COUNTERS
/* Read the group 1 counter identified by the given `idx` */
uint64_t amu_group1_cnt_read(unsigned  int idx)
123
{
124
	assert(amu_supported());
125
126
	assert(amu_group1_supported());
	assert(idx < AMU_GROUP1_NR_COUNTERS);
127
128
129
130

	return amu_group1_cnt_read_internal(idx);
}

131
132
/* Write the group 1 counter identified by the given `idx` with `val` */
void amu_group1_cnt_write(unsigned  int idx, uint64_t val)
133
{
134
	assert(amu_supported());
135
136
	assert(amu_group1_supported());
	assert(idx < AMU_GROUP1_NR_COUNTERS);
137
138
139
140
141
142
143

	amu_group1_cnt_write_internal(idx, val);
	isb();
}

/*
 * Program the event type register for the given `idx` with
144
 * the event number `val`
145
 */
146
void amu_group1_set_evtype(unsigned int idx, unsigned int val)
147
{
148
	assert(amu_supported());
149
150
	assert(amu_group1_supported());
	assert(idx < AMU_GROUP1_NR_COUNTERS);
151
152
153

	amu_group1_set_evtype_internal(idx, val);
	isb();
154
}
155
#endif	/* AMU_GROUP1_NR_COUNTERS */
156
157
158
159

static void *amu_context_save(const void *arg)
{
	struct amu_ctx *ctx = &amu_ctxs[plat_my_core_pos()];
160
	unsigned int i;
161

162
	if (!amu_supported()) {
163
		return (void *)-1;
164
	}
165

166
167
168
169
170
#if AMU_GROUP1_NR_COUNTERS
	if (!amu_group1_supported()) {
		return (void *)-1;
	}
#endif
171
	/* Assert that group 0/1 counter configuration is what we expect */
172
	assert(read_amcntenset0_el0() == AMU_GROUP0_COUNTERS_MASK);
173

174
175
176
#if AMU_GROUP1_NR_COUNTERS
	assert(read_amcntenset1_el0() == AMU_GROUP1_COUNTERS_MASK);
#endif
177
178
179
180
181
	/*
	 * Disable group 0/1 counters to avoid other observers like SCP sampling
	 * counter values from the future via the memory mapped view.
	 */
	write_amcntenclr0_el0(AMU_GROUP0_COUNTERS_MASK);
182
183

#if AMU_GROUP1_NR_COUNTERS
184
	write_amcntenclr1_el0(AMU_GROUP1_COUNTERS_MASK);
185
#endif
186
187
	isb();

188
189
	/* Save all group 0 counters */
	for (i = 0U; i < AMU_GROUP0_NR_COUNTERS; i++) {
190
		ctx->group0_cnts[i] = amu_group0_cnt_read(i);
191
	}
192

193
#if AMU_GROUP1_NR_COUNTERS
194
	/* Save group 1 counters */
195
196
197
198
199
200
	for (i = 0U; i < AMU_GROUP1_NR_COUNTERS; i++) {
		if ((AMU_GROUP1_COUNTERS_MASK & (1U << i)) != 0U) {
			ctx->group1_cnts[i] = amu_group1_cnt_read(i);
		}
	}
#endif
201
	return (void *)0;
202
203
204
205
206
}

static void *amu_context_restore(const void *arg)
{
	struct amu_ctx *ctx = &amu_ctxs[plat_my_core_pos()];
207
	unsigned int i;
208

209
	if (!amu_supported()) {
210
		return (void *)-1;
211
	}
212

213
214
215
216
217
#if AMU_GROUP1_NR_COUNTERS
	if (!amu_group1_supported()) {
		return (void *)-1;
	}
#endif
218
	/* Counters were disabled in `amu_context_save()` */
219
	assert(read_amcntenset0_el0() == 0U);
220

221
222
223
#if AMU_GROUP1_NR_COUNTERS
	assert(read_amcntenset1_el0() == 0U);
#endif
224

225
226
227
228
	/* Restore all group 0 counters */
	for (i = 0U; i < AMU_GROUP0_NR_COUNTERS; i++) {
		amu_group0_cnt_write(i, ctx->group0_cnts[i]);
	}
229

230
231
232
233
	/* Restore group 0 counter configuration */
	write_amcntenset0_el0(AMU_GROUP0_COUNTERS_MASK);

#if AMU_GROUP1_NR_COUNTERS
234
	/* Restore group 1 counters */
235
236
	for (i = 0U; i < AMU_GROUP1_NR_COUNTERS; i++) {
		if ((AMU_GROUP1_COUNTERS_MASK & (1U << i)) != 0U) {
237
			amu_group1_cnt_write(i, ctx->group1_cnts[i]);
238
239
		}
	}
240

241
	/* Restore group 1 counter configuration */
242
	write_amcntenset1_el0(AMU_GROUP1_COUNTERS_MASK);
243
#endif
244

245
	return (void *)0;
246
247
248
249
}

SUBSCRIBE_TO_EVENT(psci_suspend_pwrdown_start, amu_context_save);
SUBSCRIBE_TO_EVENT(psci_suspend_pwrdown_finish, amu_context_restore);