tegra_bl31_setup.c 13.8 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
9
10
11
12
13
#include <assert.h>
#include <errno.h>
#include <stddef.h>
#include <string.h>

#include <platform_def.h>

14
15
#include <arch.h>
#include <arch_helpers.h>
16
17
18
#include <bl31/bl31.h>
#include <common/bl_common.h>
#include <common/debug.h>
19
#include <cortex_a53.h>
20
#include <cortex_a57.h>
21
#include <denver.h>
22
23
24
25
26
27
#include <drivers/console.h>
#include <lib/mmio.h>
#include <lib/utils.h>
#include <lib/utils_def.h>
#include <plat/common/platform.h>

28
#include <memctrl.h>
29
#include <profiler.h>
30
#include <tegra_def.h>
31
#include <tegra_platform.h>
32
33
#include <tegra_private.h>

34
35
36
/* length of Trusty's input parameters (in bytes) */
#define TRUSTY_PARAMS_LEN_BYTES	(4096*2)

37
extern void memcpy16(void *dest, const void *src, unsigned int length);
38

39
40
41
42
/*******************************************************************************
 * Declarations of linker defined symbols which will help us find the layout
 * of trusted SRAM
 ******************************************************************************/
43

44
45
46
47
48
49
IMPORT_SYM(uint64_t, __RW_START__,	BL31_RW_START);
IMPORT_SYM(uint64_t, __RW_END__,	BL31_RW_END);
IMPORT_SYM(uint64_t, __RODATA_START__,	BL31_RODATA_BASE);
IMPORT_SYM(uint64_t, __RODATA_END__,	BL31_RODATA_END);
IMPORT_SYM(uint64_t, __TEXT_START__,	TEXT_START);
IMPORT_SYM(uint64_t, __TEXT_END__,	TEXT_END);
50
51
52

extern uint64_t tegra_bl31_phys_base;

Varun Wadekar's avatar
Varun Wadekar committed
53
static entry_point_info_t bl33_image_ep_info, bl32_image_ep_info;
54
static plat_params_from_bl2_t plat_bl31_params_from_bl2 = {
55
	.tzdram_size = TZDRAM_SIZE
56
};
57
58
static unsigned long bl32_mem_size;
static unsigned long bl32_boot_params;
59
60
61
62
63
64

/*******************************************************************************
 * This variable holds the non-secure image entry address
 ******************************************************************************/
extern uint64_t ns_image_entrypoint;

65
66
67
68
69
/*******************************************************************************
 * The following platform setup functions are weakly defined. They
 * provide typical implementations that will be overridden by a SoC.
 ******************************************************************************/
#pragma weak plat_early_platform_setup
70
71
#pragma weak plat_get_bl31_params
#pragma weak plat_get_bl31_plat_params
72
#pragma weak plat_late_platform_setup
73
74
75
76
77
78

void plat_early_platform_setup(void)
{
	; /* do nothing */
}

79
struct tegra_bl31_params *plat_get_bl31_params(void)
80
81
82
83
84
85
86
87
88
{
	return NULL;
}

plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
{
	return NULL;
}

89
90
91
92
93
void plat_late_platform_setup(void)
{
	; /* do nothing */
}

94
95
96
97
98
99
100
/*******************************************************************************
 * Return a pointer to the 'entry_point_info' structure of the next image for
 * security state specified. BL33 corresponds to the non-secure image type
 * while BL32 corresponds to the secure image type.
 ******************************************************************************/
entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
{
101
	entry_point_info_t *ep =  NULL;
102

103
	/* return BL32 entry point info if it is valid */
104
105
106
107
108
	if (type == NON_SECURE) {
		ep = &bl33_image_ep_info;
	} else if ((type == SECURE) && (bl32_image_ep_info.pc != 0U)) {
		ep = &bl32_image_ep_info;
	}
Varun Wadekar's avatar
Varun Wadekar committed
109

110
	return ep;
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
}

/*******************************************************************************
 * Return a pointer to the 'plat_params_from_bl2_t' structure. The BL2 image
 * passes this platform specific information.
 ******************************************************************************/
plat_params_from_bl2_t *bl31_get_plat_params(void)
{
	return &plat_bl31_params_from_bl2;
}

/*******************************************************************************
 * Perform any BL31 specific platform actions. Populate the BL33 and BL32 image
 * info.
 ******************************************************************************/
126
127
void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
				u_register_t arg2, u_register_t arg3)
128
{
129
130
	struct tegra_bl31_params *arg_from_bl2 = (struct tegra_bl31_params *) arg0;
	plat_params_from_bl2_t *plat_params = (plat_params_from_bl2_t *)arg1;
131
	image_info_t bl32_img_info = { {0} };
132
	uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
133
	int32_t ret;
134

135
136
137
138
139
140
	/*
	 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
	 * there's no argument to relay from a previous bootloader. Platforms
	 * might use custom ways to get arguments, so provide handlers which
	 * they can override.
	 */
141
	if (arg_from_bl2 == NULL) {
142
		arg_from_bl2 = plat_get_bl31_params();
143
144
	}
	if (plat_params == NULL) {
145
		plat_params = plat_get_bl31_plat_params();
146
	}
147

148
	/*
Varun Wadekar's avatar
Varun Wadekar committed
149
	 * Copy BL3-3, BL3-2 entry point information.
150
151
	 * They are stored in Secure RAM, in BL2's address space.
	 */
152
153
	assert(arg_from_bl2 != NULL);
	assert(arg_from_bl2->bl33_ep_info != NULL);
154
155
	bl33_image_ep_info = *arg_from_bl2->bl33_ep_info;

156
	if (arg_from_bl2->bl32_ep_info != NULL) {
157
158
159
		bl32_image_ep_info = *arg_from_bl2->bl32_ep_info;
		bl32_mem_size = arg_from_bl2->bl32_ep_info->args.arg0;
		bl32_boot_params = arg_from_bl2->bl32_ep_info->args.arg2;
160
	}
161
162

	/*
163
	 * Parse platform specific parameters
164
	 */
165
	assert(plat_params != NULL);
166
167
	plat_bl31_params_from_bl2.tzdram_base = plat_params->tzdram_base;
	plat_bl31_params_from_bl2.tzdram_size = plat_params->tzdram_size;
168
	plat_bl31_params_from_bl2.uart_id = plat_params->uart_id;
169
	plat_bl31_params_from_bl2.l2_ecc_parity_prot_dis = plat_params->l2_ecc_parity_prot_dis;
170
171
	plat_bl31_params_from_bl2.sc7entry_fw_size = plat_params->sc7entry_fw_size;
	plat_bl31_params_from_bl2.sc7entry_fw_base = plat_params->sc7entry_fw_base;
172

173
174
175
176
	/*
	 * It is very important that we run either from TZDRAM or TZSRAM base.
	 * Add an explicit check here.
	 */
177
178
	if ((plat_bl31_params_from_bl2.tzdram_base != (uint64_t)BL31_BASE) &&
	    (TEGRA_TZRAM_BASE != BL31_BASE)) {
179
		panic();
180
	}
181

182
	/*
183
	 * Enable console for the platform
184
	 */
185
	plat_enable_console(plat_params->uart_id);
186

187
188
189
	/*
	 * The previous bootloader passes the base address of the shared memory
	 * location to store the boot profiler logs. Sanity check the
Andreas Färber's avatar
Andreas Färber committed
190
	 * address and initialise the profiler library, if it looks ok.
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
	 */
	if (plat_params->boot_profiler_shmem_base != 0ULL) {

		ret = bl31_check_ns_address(plat_params->boot_profiler_shmem_base,
				PROFILER_SIZE_BYTES);
		if (ret == (int32_t)0) {

			/* store the membase for the profiler lib */
			plat_bl31_params_from_bl2.boot_profiler_shmem_base =
				plat_params->boot_profiler_shmem_base;

			/* initialise the profiler library */
			boot_profiler_init(plat_params->boot_profiler_shmem_base,
					   TEGRA_TMRUS_BASE);
		}
	}

	/*
	 * Add timestamp for platform early setup entry.
	 */
	boot_profiler_add_record("[TF] early setup entry");

Steven Kao's avatar
Steven Kao committed
213
214
215
216
217
	/*
	 * Initialize delay timer
	 */
	tegra_delay_timer_init();

218
219
220
	/* Early platform setup for Tegra SoCs */
	plat_early_platform_setup();

221
222
223
224
	/*
	 * Do initial security configuration to allow DRAM/device access.
	 */
	tegra_memctrl_tzdram_setup(plat_bl31_params_from_bl2.tzdram_base,
225
			(uint32_t)plat_bl31_params_from_bl2.tzdram_size);
226

227
228
229
230
231
	/*
	 * The previous bootloader might not have placed the BL32 image
	 * inside the TZDRAM. We check the BL32 image info to find out
	 * the base/PC values and relocate the image if necessary.
	 */
232
	if (arg_from_bl2->bl32_image_info != NULL) {
233

234
		bl32_img_info = *arg_from_bl2->bl32_image_info;
235
236
237
238
239
240
241
242
243
244
245
246
247
248

		/* Relocate BL32 if it resides outside of the TZDRAM */
		tzdram_start = plat_bl31_params_from_bl2.tzdram_base;
		tzdram_end = plat_bl31_params_from_bl2.tzdram_base +
				plat_bl31_params_from_bl2.tzdram_size;
		bl32_start = bl32_img_info.image_base;
		bl32_end = bl32_img_info.image_base + bl32_img_info.image_size;

		assert(tzdram_end > tzdram_start);
		assert(bl32_end > bl32_start);
		assert(bl32_image_ep_info.pc > tzdram_start);
		assert(bl32_image_ep_info.pc < tzdram_end);

		/* relocate BL32 */
249
		if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
250
251
252

			INFO("Relocate BL32 to TZDRAM\n");

253
			(void)memcpy16((void *)(uintptr_t)bl32_image_ep_info.pc,
254
255
256
257
				 (void *)(uintptr_t)bl32_start,
				 bl32_img_info.image_size);

			/* clean up non-secure intermediate buffer */
258
			zeromem((void *)(uintptr_t)bl32_start,
259
260
261
262
				bl32_img_info.image_size);
		}
	}

263
264
265
266
267
	/*
	 * Add timestamp for platform early setup exit.
	 */
	boot_profiler_add_record("[TF] early setup exit");

268
269
270
	INFO("BL3-1: Boot CPU: %s Processor [%lx]\n",
	     (((read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK)
	      == DENVER_IMPL) ? "Denver" : "ARM", read_mpidr());
271
272
}

273
274
275
276
277
278
#ifdef SPD_trusty
void plat_trusty_set_boot_args(aapcs64_params_t *args)
{
	args->arg0 = bl32_mem_size;
	args->arg1 = bl32_boot_params;
	args->arg2 = TRUSTY_PARAMS_LEN_BYTES;
279
280
281
282
283

	/* update EKS size */
	if (args->arg4 != 0U) {
		args->arg2 = args->arg4;
	}
284
285
286

	/* Profiler Carveout Base */
	args->arg3 = args->arg5;
287
288
289
}
#endif

290
291
292
293
294
/*******************************************************************************
 * Initialize the gic, configure the SCR.
 ******************************************************************************/
void bl31_platform_setup(void)
{
295
296
297
298
299
	/*
	 * Add timestamp for platform setup entry.
	 */
	boot_profiler_add_record("[TF] plat setup entry");

300
301
302
	/* Initialize the gic cpu and distributor interfaces */
	plat_gic_setup();

303
304
305
306
307
308
309
310
311
312
	/*
	 * Setup secondary CPU POR infrastructure.
	 */
	plat_secondary_setup();

	/*
	 * Initial Memory Controller configuration.
	 */
	tegra_memctrl_setup();

313
314
315
316
317
318
	/*
	 * Set up the TZRAM memory aperture to allow only secure world
	 * access
	 */
	tegra_memctrl_tzram_setup(TEGRA_TZRAM_BASE, TEGRA_TZRAM_SIZE);

319
320
321
322
323
324
325
	/*
	 * Late setup handler to allow platforms to performs additional
	 * functionality.
	 * This handler gets called with MMU enabled.
	 */
	plat_late_platform_setup();

326
327
328
329
330
	/*
	 * Add timestamp for platform setup exit.
	 */
	boot_profiler_add_record("[TF] plat setup exit");

331
	INFO("BL3-1: Tegra platform setup complete\n");
332
333
}

Varun Wadekar's avatar
Varun Wadekar committed
334
335
336
337
338
/*******************************************************************************
 * Perform any BL3-1 platform runtime setup prior to BL3-1 cold boot exit
 ******************************************************************************/
void bl31_plat_runtime_setup(void)
{
339
340
341
342
343
344
345
346
347
	/*
	 * During cold boot, it is observed that the arbitration
	 * bit is set in the Memory controller leading to false
	 * error interrupts in the non-secure world. To avoid
	 * this, clean the interrupt status register before
	 * booting into the non-secure world
	 */
	tegra_memctrl_clear_pending_interrupts();

348
349
350
351
352
353
354
355
356
357
	/*
	 * During boot, USB3 and flash media (SDMMC/SATA) devices need
	 * access to IRAM. Because these clients connect to the MC and
	 * do not have a direct path to the IRAM, the MC implements AHB
	 * redirection during boot to allow path to IRAM. In this mode
	 * accesses to a programmed memory address aperture are directed
	 * to the AHB bus, allowing access to the IRAM. This mode must be
	 * disabled before we jump to the non-secure world.
	 */
	tegra_memctrl_disable_ahb_redirection();
358
359
360
361
362
363

	/*
	 * Add final timestamp before exiting BL31.
	 */
	boot_profiler_add_record("[TF] bl31 exit");
	boot_profiler_deinit();
Varun Wadekar's avatar
Varun Wadekar committed
364
365
}

366
367
368
369
370
371
/*******************************************************************************
 * Perform the very early platform specific architectural setup here. At the
 * moment this only intializes the mmu in a quick and dirty way.
 ******************************************************************************/
void bl31_plat_arch_setup(void)
{
372
373
374
375
376
377
	uint64_t rw_start = BL31_RW_START;
	uint64_t rw_size = BL31_RW_END - BL31_RW_START;
	uint64_t rodata_start = BL31_RODATA_BASE;
	uint64_t rodata_size = BL31_RODATA_END - BL31_RODATA_BASE;
	uint64_t code_base = TEXT_START;
	uint64_t code_size = TEXT_END - TEXT_START;
378
379
	const mmap_region_t *plat_mmio_map = NULL;
#if USE_COHERENT_MEM
380
	uint32_t coh_start, coh_size;
381
#endif
382
	const plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
383

384
385
386
387
388
	/*
	 * Add timestamp for arch setup entry.
	 */
	boot_profiler_add_record("[TF] arch setup entry");

389
390
391
392
393
394
395
396
	/* add MMIO space */
	plat_mmio_map = plat_get_mmio_map();
	if (plat_mmio_map != NULL) {
		mmap_add(plat_mmio_map);
	} else {
		WARN("MMIO map not available\n");
	}

397
	/* add memory regions */
398
399
	mmap_add_region(rw_start, rw_start,
			rw_size,
400
			MT_MEMORY | MT_RW | MT_SECURE);
401
402
403
404
405
406
	mmap_add_region(rodata_start, rodata_start,
			rodata_size,
			MT_RO_DATA | MT_SECURE);
	mmap_add_region(code_base, code_base,
			code_size,
			MT_CODE | MT_SECURE);
407

408
#if USE_COHERENT_MEM
409
410
	coh_start = total_base + (BL_COHERENT_RAM_BASE - BL31_RO_BASE);
	coh_size = BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE;
411

412
413
	mmap_add_region(coh_start, coh_start,
			coh_size,
414
			(uint8_t)MT_DEVICE | (uint8_t)MT_RW | (uint8_t)MT_SECURE);
415
416
#endif

417
418
419
420
421
422
	/* map TZDRAM used by BL31 as coherent memory */
	if (TEGRA_TZRAM_BASE == tegra_bl31_phys_base) {
		mmap_add_region(params_from_bl2->tzdram_base,
				params_from_bl2->tzdram_base,
				BL31_SIZE,
				MT_DEVICE | MT_RW | MT_SECURE);
423
	}
424
425
426
427
428
429

	/* set up translation tables */
	init_xlat_tables();

	/* enable the MMU */
	enable_mmu_el3(0);
430

431
432
433
434
435
	/*
	 * Add timestamp for arch setup exit.
	 */
	boot_profiler_add_record("[TF] arch setup exit");

436
	INFO("BL3-1: Tegra: MMU enabled\n");
437
}
438
439
440
441

/*******************************************************************************
 * Check if the given NS DRAM range is valid
 ******************************************************************************/
442
int32_t bl31_check_ns_address(uint64_t base, uint64_t size_in_bytes)
443
{
444
	uint64_t end = base + size_in_bytes - U(1);
445
	int32_t ret = 0;
446
447
448
449

	/*
	 * Check if the NS DRAM address is valid
	 */
450
451
452
	if ((base < TEGRA_DRAM_BASE) || (base >= TEGRA_DRAM_END) ||
	    (end > TEGRA_DRAM_END)) {

453
		ERROR("NS address 0x%llx is out-of-bounds!\n", base);
454
		ret = -EFAULT;
455
456
457
458
459
460
	}

	/*
	 * TZDRAM aperture contains the BL31 and BL32 images, so we need
	 * to check if the NS DRAM range overlaps the TZDRAM aperture.
	 */
461
	if ((base < (uint64_t)TZDRAM_END) && (end > tegra_bl31_phys_base)) {
462
		ERROR("NS address 0x%llx overlaps TZDRAM!\n", base);
463
		ret = -ENOTSUP;
464
465
466
	}

	/* valid NS address */
467
	return ret;
468
}