arm_bl31_setup.c 9.79 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <arch.h>
#include <arch_helpers.h>
#include <arm_def.h>
#include <assert.h>
#include <bl_common.h>
#include <console.h>
37
#include <debug.h>
38
39
40
41
#include <mmio.h>
#include <plat_arm.h>
#include <platform.h>

42
#define BL31_END (uintptr_t)(&__BL31_END__)
43
44
45
46
47
48
49
50
51

#if USE_COHERENT_MEM
/*
 * The next 2 constants identify the extents of the coherent memory region.
 * These addresses are used by the MMU setup code and therefore they must be
 * page-aligned.  It is the responsibility of the linker script to ensure that
 * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols
 * refer to page-aligned addresses.
 */
52
53
#define BL31_COHERENT_RAM_BASE (uintptr_t)(&__COHERENT_RAM_START__)
#define BL31_COHERENT_RAM_LIMIT (uintptr_t)(&__COHERENT_RAM_END__)
54
55
56
57
#endif

/*
 * Placeholder variables for copying the arguments that have been passed to
58
 * BL31 from BL2.
59
60
61
62
63
64
65
66
67
68
69
70
71
72
 */
static entry_point_info_t bl32_image_ep_info;
static entry_point_info_t bl33_image_ep_info;


/* Weak definitions may be overridden in specific ARM standard platform */
#pragma weak bl31_early_platform_setup
#pragma weak bl31_platform_setup
#pragma weak bl31_plat_arch_setup
#pragma weak bl31_plat_get_next_image_ep_info


/*******************************************************************************
 * Return a pointer to the 'entry_point_info' structure of the next image for the
73
74
 * security state specified. BL33 corresponds to the non-secure image type
 * while BL32 corresponds to the secure image type. A NULL pointer is returned
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
 * if the image does not exist.
 ******************************************************************************/
entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
{
	entry_point_info_t *next_image_info;

	assert(sec_state_is_valid(type));
	next_image_info = (type == NON_SECURE)
			? &bl33_image_ep_info : &bl32_image_ep_info;
	/*
	 * None of the images on the ARM development platforms can have 0x0
	 * as the entrypoint
	 */
	if (next_image_info->pc)
		return next_image_info;
	else
		return NULL;
}

/*******************************************************************************
95
 * Perform any BL31 early platform setup common to ARM standard platforms.
96
97
98
99
100
101
 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
 * in BL2 & S-EL3 in BL1) before they are lost (potentially). This needs to be
 * done before the MMU is initialized so that the memory layout can be used
 * while creating page tables. BL2 has flushed this information to memory, so
 * we are guaranteed to pick up good data.
 ******************************************************************************/
102
103
104
105
#if LOAD_IMAGE_V2
void arm_bl31_early_platform_setup(void *from_bl2,
				void *plat_params_from_bl2)
#else
106
107
void arm_bl31_early_platform_setup(bl31_params_t *from_bl2,
				void *plat_params_from_bl2)
108
#endif
109
110
111
112
113
114
{
	/* Initialize the console to provide early debug support */
	console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
			ARM_CONSOLE_BAUDRATE);

#if RESET_TO_BL31
115
	/* There are no parameters from BL2 if BL31 is a reset vector */
116
117
118
	assert(from_bl2 == NULL);
	assert(plat_params_from_bl2 == NULL);

119
#ifdef BL32_BASE
120
	/* Populate entry point information for BL32 */
121
122
123
124
125
126
127
	SET_PARAM_HEAD(&bl32_image_ep_info,
				PARAM_EP,
				VERSION_1,
				0);
	SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
	bl32_image_ep_info.pc = BL32_BASE;
	bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
128
#endif /* BL32_BASE */
129

130
	/* Populate entry point information for BL33 */
131
132
133
134
135
	SET_PARAM_HEAD(&bl33_image_ep_info,
				PARAM_EP,
				VERSION_1,
				0);
	/*
136
	 * Tell BL31 where the non-trusted software image
137
138
139
	 * is located and the entry state information
	 */
	bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
140

141
142
143
	bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
	SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);

144
145
#else /* RESET_TO_BL31 */

146
147
	/*
	 * In debug builds, we pass a special value in 'plat_params_from_bl2'
148
	 * to verify platform parameters from BL2 to BL31.
149
150
151
152
153
	 * In release builds, it's not used.
	 */
	assert(((unsigned long long)plat_params_from_bl2) ==
		ARM_BL31_PLAT_PARAM_VAL);

154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
# if LOAD_IMAGE_V2
	/*
	 * Check params passed from BL2 should not be NULL,
	 */
	bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
	assert(params_from_bl2 != NULL);
	assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
	assert(params_from_bl2->h.version >= VERSION_2);

	bl_params_node_t *bl_params = params_from_bl2->head;

	/*
	 * Copy BL33 and BL32 (if present), entry point information.
	 * They are stored in Secure RAM, in BL2's address space.
	 */
	while (bl_params) {
		if (bl_params->image_id == BL32_IMAGE_ID)
			bl32_image_ep_info = *bl_params->ep_info;

		if (bl_params->image_id == BL33_IMAGE_ID)
			bl33_image_ep_info = *bl_params->ep_info;

		bl_params = bl_params->next_params_info;
	}

	if (bl33_image_ep_info.pc == 0)
		panic();

# else /* LOAD_IMAGE_V2 */

	/*
	 * Check params passed from BL2 should not be NULL,
	 */
	assert(from_bl2 != NULL);
	assert(from_bl2->h.type == PARAM_BL31);
	assert(from_bl2->h.version >= VERSION_1);

191
	/*
192
	 * Copy BL32 (if populated by BL2) and BL33 entry point information.
193
194
	 * They are stored in Secure RAM, in BL2's address space.
	 */
195
196
	if (from_bl2->bl32_ep_info)
		bl32_image_ep_info = *from_bl2->bl32_ep_info;
197
	bl33_image_ep_info = *from_bl2->bl33_ep_info;
198
199
200

# endif /* LOAD_IMAGE_V2 */
#endif /* RESET_TO_BL31 */
201
202
}

203
204
205
206
#if LOAD_IMAGE_V2
void bl31_early_platform_setup(void *from_bl2,
				void *plat_params_from_bl2)
#else
207
208
void bl31_early_platform_setup(bl31_params_t *from_bl2,
				void *plat_params_from_bl2)
209
#endif
210
211
212
213
{
	arm_bl31_early_platform_setup(from_bl2, plat_params_from_bl2);

	/*
214
	 * Initialize Interconnect for this cluster during cold boot.
215
216
	 * No need for locks as no other CPU is active.
	 */
217
	plat_arm_interconnect_init();
218

219
	/*
220
	 * Enable Interconnect coherency for the primary CPU's cluster.
221
222
223
	 * Earlier bootloader stages might already do this (e.g. Trusted
	 * Firmware's BL1 does it) but we can't assume so. There is no harm in
	 * executing this code twice anyway.
224
225
226
	 * Platform specific PSCI code will enable coherency for other
	 * clusters.
	 */
227
	plat_arm_interconnect_enter_coherency();
228
229
230
}

/*******************************************************************************
231
 * Perform any BL31 platform setup common to ARM standard platforms
232
233
234
 ******************************************************************************/
void arm_bl31_platform_setup(void)
{
235
236
	/* Initialize the GIC driver, cpu and distributor interfaces */
	plat_arm_gic_driver_init();
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
	plat_arm_gic_init();

#if RESET_TO_BL31
	/*
	 * Do initial security configuration to allow DRAM/device access
	 * (if earlier BL has not already done so).
	 */
	plat_arm_security_setup();

#endif /* RESET_TO_BL31 */

	/* Enable and initialize the System level generic timer */
	mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
			CNTCR_FCREQ(0) | CNTCR_EN);

	/* Allow access to the System counter timer module */
253
	arm_configure_sys_timer();
254
255
256
257
258

	/* Initialize power controller before setting up topology */
	plat_arm_pwrc_setup();
}

259
/*******************************************************************************
260
 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
261
262
263
264
265
266
267
268
269
 * standard platforms
 ******************************************************************************/
void arm_bl31_plat_runtime_setup(void)
{
	/* Initialize the runtime console */
	console_init(PLAT_ARM_BL31_RUN_UART_BASE, PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ,
			ARM_CONSOLE_BAUDRATE);
}

270
271
272
273
274
void bl31_platform_setup(void)
{
	arm_bl31_platform_setup();
}

275
276
277
278
279
void bl31_plat_runtime_setup(void)
{
	arm_bl31_plat_runtime_setup();
}

280
/*******************************************************************************
281
282
283
284
 * Perform the very early platform specific architectural setup shared between
 * ARM standard platforms. This only does basic initialization. Later
 * architectural setup (bl31_arch_setup()) does not do anything platform
 * specific.
285
286
287
 ******************************************************************************/
void arm_bl31_plat_arch_setup(void)
{
288
289
290
	arm_setup_page_tables(BL31_BASE,
			      BL31_END - BL31_BASE,
			      BL_CODE_BASE,
291
			      BL_CODE_END,
292
			      BL_RO_DATA_BASE,
293
			      BL_RO_DATA_END
294
295
296
297
298
#if USE_COHERENT_MEM
			      , BL31_COHERENT_RAM_BASE,
			      BL31_COHERENT_RAM_LIMIT
#endif
			      );
299
	enable_mmu_el3(0);
300
301
302
303
304
305
}

void bl31_plat_arch_setup(void)
{
	arm_bl31_plat_arch_setup();
}