platform_def.h 7.57 KB
Newer Older
1
/*
2
 * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
9
 */

#ifndef __PLATFORM_DEF_H__
#define __PLATFORM_DEF_H__

10
11
12
13
14
15
16
17
18
19
20
21
/* Enable the dynamic translation tables library. */
#ifdef AARCH32
# if defined(IMAGE_BL32) && RESET_TO_SP_MIN
#  define PLAT_XLAT_TABLES_DYNAMIC     1
# endif
#else
# if defined(IMAGE_BL31) && RESET_TO_BL31
#  define PLAT_XLAT_TABLES_DYNAMIC     1
# endif
#endif /* AARCH32 */


22
23
24
25
26
#include <arm_def.h>
#include <board_arm_def.h>
#include <board_css_def.h>
#include <common_def.h>
#include <css_def.h>
27
28
29
#if TRUSTED_BOARD_BOOT
#include <mbedtls_config.h>
#endif
30
31
32
#include <soc_css_def.h>
#include <tzc400.h>
#include <v2m_def.h>
33
#include "../juno_def.h"
34

35
/* Required platform porting definitions */
36
37
38
/* Juno supports system power domain */
#define PLAT_MAX_PWR_LVL		ARM_PWR_LVL2
#define PLAT_NUM_PWR_DOMAINS		(ARM_SYSTEM_COUNT + \
39
					JUNO_CLUSTER_COUNT + \
40
					PLATFORM_CORE_COUNT)
41
42
43
#define PLATFORM_CORE_COUNT		(JUNO_CLUSTER0_CORE_COUNT + \
					JUNO_CLUSTER1_CORE_COUNT)

44
45
46
/* Cryptocell HW Base address */
#define PLAT_CRYPTOCELL_BASE		0x60050000

47
/*
48
 * Other platform porting definitions are provided by included headers
49
 */
50

51
52
53
/*
 * Required ARM standard platform porting definitions
 */
54
#define PLAT_ARM_CLUSTER_COUNT		JUNO_CLUSTER_COUNT
55

56
57
/* Use the bypass address */
#define PLAT_ARM_TRUSTED_ROM_BASE	V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET
58

59
60
61
#define NSRAM_BASE			0x2e000000
#define NSRAM_SIZE			0x00008000	/* 32KB */

62
63
64
/* virtual address used by dynamic mem_protect for chunk_base */
#define PLAT_ARM_MEM_PROTEC_VA_FRAME	0xc0000000

65
/*
66
67
68
 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
 * flash
69
 */
70
#if TRUSTED_BOARD_BOOT
71
#define PLAT_ARM_TRUSTED_ROM_SIZE	0x00020000
72
#else
73
74
75
#define PLAT_ARM_TRUSTED_ROM_SIZE	0x00010000
#endif /* TRUSTED_BOARD_BOOT */

76
/*
77
 * If ARM_BOARD_OPTIMISE_MEM=0 then Juno uses the default, unoptimised values
78
79
 * defined for ARM development platforms.
 */
80
#if ARM_BOARD_OPTIMISE_MEM
81
82
83
84
/*
 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
 * plat_arm_mmap array defined for each BL stage.
 */
85
#ifdef IMAGE_BL1
86
87
88
89
# define PLAT_ARM_MMAP_ENTRIES		7
# define MAX_XLAT_TABLES		4
#endif

90
#ifdef IMAGE_BL2
91
#ifdef SPD_opteed
92
# define PLAT_ARM_MMAP_ENTRIES		11
93
# define MAX_XLAT_TABLES		5
94
#else
95
# define PLAT_ARM_MMAP_ENTRIES		10
96
# define MAX_XLAT_TABLES		4
97
#endif
98
#endif
99

100
#ifdef IMAGE_BL2U
101
102
103
104
# define PLAT_ARM_MMAP_ENTRIES		4
# define MAX_XLAT_TABLES		3
#endif

105
#ifdef IMAGE_BL31
106
#  define PLAT_ARM_MMAP_ENTRIES		7
107
#  define MAX_XLAT_TABLES		3
108
109
#endif

110
#ifdef IMAGE_BL32
111
# define PLAT_ARM_MMAP_ENTRIES		6
112
# define MAX_XLAT_TABLES		4
113
114
#endif

115
116
117
118
119
/*
 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
 * plus a little space for growth.
 */
#if TRUSTED_BOARD_BOOT
120
# define PLAT_ARM_MAX_BL1_RW_SIZE	0xA000
121
122
123
124
125
126
127
128
129
#else
# define PLAT_ARM_MAX_BL1_RW_SIZE	0x6000
#endif

/*
 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
 * little space for growth.
 */
#if TRUSTED_BOARD_BOOT
130
#if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA
131
132
133
# define PLAT_ARM_MAX_BL2_SIZE		0x20000
#elif TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_ECDSA
# define PLAT_ARM_MAX_BL2_SIZE		0x1D000
134
#else
135
# define PLAT_ARM_MAX_BL2_SIZE		0x1C000
136
#endif
137
#else
138
# define PLAT_ARM_MAX_BL2_SIZE		0xE000
139
140
141
142
143
#endif

/*
 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a
 * little space for growth.
144
145
146
147
 * SCP_BL2 image is loaded into the space BL31 -> BL1_RW_BASE.
 * For TBB use case, PLAT_ARM_MAX_BL1_RW_SIZE has been increased and therefore
 * PLAT_ARM_MAX_BL31_SIZE has been increased to ensure SCP_BL2 has the same
 * space available.
148
 */
149
#define PLAT_ARM_MAX_BL31_SIZE		0x1E000
150

151
152
153
154
155
156
157
158
159
#if JUNO_AARCH32_EL3_RUNTIME
/*
 * PLAT_ARM_MAX_BL32_SIZE is calculated for SP_MIN as the AArch32 Secure
 * Payload. We also need to take care of SCP_BL2 size as well, as the SCP_BL2
 * is loaded into the space BL32 -> BL1_RW_BASE
 */
# define PLAT_ARM_MAX_BL32_SIZE		0x1E000
#endif

160
161
162
163
164
165
/*
 * Since free SRAM space is scant, enable the ASSERTION message size
 * optimization by fixing the PLAT_LOG_LEVEL_ASSERT to LOG_LEVEL_INFO (40).
 */
#define PLAT_LOG_LEVEL_ASSERT		40

166
#endif /* ARM_BOARD_OPTIMISE_MEM */
167
168
169
170
171
172

/* CCI related constants */
#define PLAT_ARM_CCI_BASE		0x2c090000
#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX	4
#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX	3

173
174
175
/* System timer related constants */
#define PLAT_ARM_NSTIMER_FRAME_ID		1

176
/* TZC related constants */
177
#define PLAT_ARM_TZC_BASE		0x2a4a0000
178
179
180
181
182
183
184
185
186
187
188
#define PLAT_ARM_TZC_NS_DEV_ACCESS	(				\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP)		|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
189

190
/*
191
 * Required ARM CSS based platform porting definitions
192
 */
193
194

/* GIC related constants (no GICR in GIC-400) */
195
196
197
198
199
#define PLAT_ARM_GICD_BASE		0x2c010000
#define PLAT_ARM_GICC_BASE		0x2c02f000
#define PLAT_ARM_GICH_BASE		0x2c04f000
#define PLAT_ARM_GICV_BASE		0x2c06f000

200
201
202
/* MHU related constants */
#define PLAT_CSS_MHU_BASE		0x2b1f0000

203
204
205
/*
 * Base address of the first memory region used for communication between AP
 * and SCP. Used by the BOM and SCPI protocols.
Soby Mathew's avatar
Soby Mathew committed
206
207
208
 */
#if !CSS_USE_SCMI_SDS_DRIVER
/*
209
210
211
212
213
214
215
216
217
 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
 * means the SCP/AP configuration data gets overwritten when the AP initiates
 * communication with the SCP. The configuration data is expected to be a
 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
 * which CPU is the primary, according to the shift and mask definitions below.
 */
#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE	(ARM_TRUSTED_SRAM_BASE + 0x80)
#define PLAT_CSS_PRIMARY_CPU_SHIFT		8
#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH		4
Soby Mathew's avatar
Soby Mathew committed
218
#endif
219

220
221
222
223
/*
 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
 * SCP_BL2 size plus a little space for growth.
 */
224
#define PLAT_CSS_MAX_SCP_BL2_SIZE	0x14000
225

226
227
228
229
/*
 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
 * SCP_BL2U size plus a little space for growth.
 */
230
#define PLAT_CSS_MAX_SCP_BL2U_SIZE	0x14000
231

232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
	CSS_G1S_IRQ_PROPS(grp), \
	ARM_G1S_IRQ_PROPS(grp), \
	INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
		grp, GIC_INTR_CFG_LEVEL), \
	INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
		grp, GIC_INTR_CFG_LEVEL), \
	INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
		grp, GIC_INTR_CFG_LEVEL), \
	INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
		grp, GIC_INTR_CFG_LEVEL), \
	INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
		grp, GIC_INTR_CFG_LEVEL), \
	INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \
		grp, GIC_INTR_CFG_LEVEL), \
	INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \
		grp, GIC_INTR_CFG_LEVEL), \
	INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
		grp, GIC_INTR_CFG_LEVEL)

#define PLAT_ARM_G0_IRQ_PROPS(grp)	ARM_G0_IRQ_PROPS(grp)
253

254
/*
255
 * Required ARM CSS SoC based platform porting definitions
256
 */
257
258
259
260

/* CSS SoC NIC-400 Global Programmers View (GPV) */
#define PLAT_SOC_CSS_NIC400_BASE	0x2a000000

261
262
263
#define PLAT_ARM_PRIVATE_SDEI_EVENTS	ARM_SDEI_PRIVATE_EVENTS
#define PLAT_ARM_SHARED_SDEI_EVENTS	ARM_SDEI_SHARED_EVENTS

264
#endif /* __PLATFORM_DEF_H__ */