platform_def.h 9.21 KB
Newer Older
1
/*
2
 * Copyright (c) 2014-2021, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#ifndef PLATFORM_DEF_H
#define PLATFORM_DEF_H
9

10
11
#include <drivers/arm/tzc400.h>
#include <lib/utils_def.h>
12
13
14
#include <plat/arm/board/common/v2m_def.h>
#include <plat/arm/common/arm_def.h>
#include <plat/arm/common/arm_spm_def.h>
15
16
#include <plat/common/common_def.h>

17
#include "../fvp_def.h"
18

19
/* Required platform porting definitions */
20
21
22
#define PLATFORM_CORE_COUNT  (U(FVP_CLUSTER_COUNT) * \
			      U(FVP_MAX_CPUS_PER_CLUSTER) * \
			      U(FVP_MAX_PE_PER_CPU))
23

24
25
#define PLAT_NUM_PWR_DOMAINS (U(FVP_CLUSTER_COUNT) + \
			      PLATFORM_CORE_COUNT + U(1))
26

27
#define PLAT_MAX_PWR_LVL		ARM_PWR_LVL2
28

29
/*
30
 * Other platform porting definitions are provided by included headers
31
 */
32

33
/*
34
 * Required ARM standard platform porting definitions
35
 */
36
#define PLAT_ARM_CLUSTER_COUNT		U(FVP_CLUSTER_COUNT)
37

38
#define PLAT_ARM_TRUSTED_SRAM_SIZE	UL(0x00040000)	/* 256 KB */
39

40
41
#define PLAT_ARM_TRUSTED_ROM_BASE	UL(0x00000000)
#define PLAT_ARM_TRUSTED_ROM_SIZE	UL(0x04000000)	/* 64 MB */
42

43
44
#define PLAT_ARM_TRUSTED_DRAM_BASE	UL(0x06000000)
#define PLAT_ARM_TRUSTED_DRAM_SIZE	UL(0x02000000)	/* 32 MB */
45

46
47
48
49
50
51
52
53
54
/*
 * Max size of SPMC is 2MB for fvp. With SPMD enabled this value corresponds to
 * max size of BL32 image.
 */
#if defined(SPD_spmd)
#define PLAT_ARM_SPMC_BASE		PLAT_ARM_TRUSTED_DRAM_BASE
#define PLAT_ARM_SPMC_SIZE		UL(0x200000)  /* 2 MB */
#endif

55
/* virtual address used by dynamic mem_protect for chunk_base */
56
#define PLAT_ARM_MEM_PROTEC_VA_FRAME	UL(0xc0000000)
57

58
/* No SCP in FVP */
59
#define PLAT_ARM_SCP_TZC_DRAM1_SIZE	UL(0x0)
60

61
#define PLAT_ARM_DRAM2_BASE		ULL(0x880000000)
62
#define PLAT_ARM_DRAM2_SIZE		UL(0x80000000)
63

64
65
66
67
68
69
70
#define PLAT_HW_CONFIG_DTB_BASE		ULL(0x82000000)
#define PLAT_HW_CONFIG_DTB_SIZE		ULL(0x8000)

#define ARM_DTB_DRAM_NS			MAP_REGION_FLAT(		\
					PLAT_HW_CONFIG_DTB_BASE,	\
					PLAT_HW_CONFIG_DTB_SIZE,	\
					MT_MEMORY | MT_RO | MT_NS)
71
/*
72
 * Load address of BL33 for this platform port
73
 */
74
#define PLAT_ARM_NS_IMAGE_BASE		(ARM_DRAM1_BASE + UL(0x8000000))
75

76
77
78
79
80
/*
 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
 * plat_arm_mmap array defined for each BL stage.
 */
#if defined(IMAGE_BL31)
81
# if SPM_MM
82
#  define PLAT_ARM_MMAP_ENTRIES		10
83
84
#  define MAX_XLAT_TABLES		9
#  define PLAT_SP_IMAGE_MMAP_REGIONS	30
85
86
#  define PLAT_SP_IMAGE_MAX_XLAT_TABLES	10
# else
87
#  define PLAT_ARM_MMAP_ENTRIES		9
Ambroise Vincent's avatar
Ambroise Vincent committed
88
#  if USE_DEBUGFS
89
#   define MAX_XLAT_TABLES		8
Ambroise Vincent's avatar
Ambroise Vincent committed
90
#  else
91
#   define MAX_XLAT_TABLES		7
Ambroise Vincent's avatar
Ambroise Vincent committed
92
#  endif
93
94
# endif
#elif defined(IMAGE_BL32)
95
# define PLAT_ARM_MMAP_ENTRIES		9
96
# define MAX_XLAT_TABLES		6
97
98
99
100
101
102
103
104
105
106
107
108
#elif !USE_ROMLIB
# define PLAT_ARM_MMAP_ENTRIES		11
# define MAX_XLAT_TABLES		5
#else
# define PLAT_ARM_MMAP_ENTRIES		12
# define MAX_XLAT_TABLES		6
#endif

/*
 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
 * plus a little space for growth.
 */
109
#define PLAT_ARM_MAX_BL1_RW_SIZE	UL(0xB000)
110
111
112
113
114
115

/*
 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
 */

#if USE_ROMLIB
116
117
#define PLAT_ARM_MAX_ROMLIB_RW_SIZE	UL(0x1000)
#define PLAT_ARM_MAX_ROMLIB_RO_SIZE	UL(0xe000)
118
#define FVP_BL2_ROMLIB_OPTIMIZATION	UL(0x5000)
119
#else
120
121
#define PLAT_ARM_MAX_ROMLIB_RW_SIZE	UL(0)
#define PLAT_ARM_MAX_ROMLIB_RO_SIZE	UL(0)
122
#define FVP_BL2_ROMLIB_OPTIMIZATION UL(0)
123
124
125
126
127
128
129
#endif

/*
 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
 * little space for growth.
 */
#if TRUSTED_BOARD_BOOT
130
131
132
#if COT_DESC_IN_DTB
# define PLAT_ARM_MAX_BL2_SIZE	(UL(0x1E000) - FVP_BL2_ROMLIB_OPTIMIZATION)
#else
133
# define PLAT_ARM_MAX_BL2_SIZE	(UL(0x1D000) - FVP_BL2_ROMLIB_OPTIMIZATION)
134
#endif
135
#else
136
# define PLAT_ARM_MAX_BL2_SIZE	(UL(0x13000) - FVP_BL2_ROMLIB_OPTIMIZATION)
137
138
#endif

139
140
141
142
143
#if RESET_TO_BL31
/* Size of Trusted SRAM - the first 4KB of shared memory */
#define PLAT_ARM_MAX_BL31_SIZE		(PLAT_ARM_TRUSTED_SRAM_SIZE - \
					 ARM_SHARED_RAM_SIZE)
#else
144
145
146
147
148
/*
 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
 * calculated using the current BL31 PROGBITS debug size plus the sizes of
 * BL2 and BL1-RW
 */
149
#define PLAT_ARM_MAX_BL31_SIZE		UL(0x3D000)
150
#endif /* RESET_TO_BL31 */
151

152
#ifndef __aarch64__
153
154
155
156
157
/*
 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
 * calculated using the current SP_MIN PROGBITS debug size plus the sizes of
 * BL2 and BL1-RW
 */
158
# define PLAT_ARM_MAX_BL32_SIZE		UL(0x3B000)
159
#endif
160

161
162
163
164
165
/*
 * Size of cacheable stacks
 */
#if defined(IMAGE_BL1)
# if TRUSTED_BOARD_BOOT
166
#  define PLATFORM_STACK_SIZE		UL(0x1000)
167
# else
168
#  define PLATFORM_STACK_SIZE		UL(0x500)
169
170
171
# endif
#elif defined(IMAGE_BL2)
# if TRUSTED_BOARD_BOOT
172
#  define PLATFORM_STACK_SIZE		UL(0x1000)
173
# else
174
#  define PLATFORM_STACK_SIZE		UL(0x440)
175
176
# endif
#elif defined(IMAGE_BL2U)
177
# define PLATFORM_STACK_SIZE		UL(0x400)
178
#elif defined(IMAGE_BL31)
179
#  define PLATFORM_STACK_SIZE		UL(0x800)
180
#elif defined(IMAGE_BL32)
181
# define PLATFORM_STACK_SIZE		UL(0x440)
182
183
184
185
186
187
#endif

#define MAX_IO_DEVICES			3
#define MAX_IO_HANDLES			4

/* Reserve the last block of flash for PSCI MEM PROTECT flag */
188
189
#define PLAT_ARM_FLASH_IMAGE_BASE	V2M_FLASH0_BASE
#define PLAT_ARM_FLASH_IMAGE_MAX_SIZE	(V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
190

191
192
193
194
195
196
197
198
199
200
#if ARM_GPT_SUPPORT
/*
 * Offset of the FIP in the GPT image. BL1 component uses this option
 * as it does not load the partition table to get the FIP base
 * address. At sector 34 by default (i.e. after reserved sectors 0-33)
 * Offset = 34 * 512(sector size) = 17408 i.e. 0x4400
 */
#define PLAT_ARM_FIP_OFFSET_IN_GPT	0x4400
#endif /* ARM_GPT_SUPPORT */

201
202
203
#define PLAT_ARM_NVM_BASE		V2M_FLASH0_BASE
#define PLAT_ARM_NVM_SIZE		(V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)

204
/*
205
 * PL011 related constants
206
 */
207
208
#define PLAT_ARM_BOOT_UART_BASE		V2M_IOFPGA_UART0_BASE
#define PLAT_ARM_BOOT_UART_CLK_IN_HZ	V2M_IOFPGA_UART0_CLK_IN_HZ
209

210
211
#define PLAT_ARM_RUN_UART_BASE		V2M_IOFPGA_UART1_BASE
#define PLAT_ARM_RUN_UART_CLK_IN_HZ	V2M_IOFPGA_UART1_CLK_IN_HZ
212

213
214
#define PLAT_ARM_CRASH_UART_BASE	PLAT_ARM_RUN_UART_BASE
#define PLAT_ARM_CRASH_UART_CLK_IN_HZ	PLAT_ARM_RUN_UART_CLK_IN_HZ
215
216
217
218

#define PLAT_ARM_TSP_UART_BASE		V2M_IOFPGA_UART2_BASE
#define PLAT_ARM_TSP_UART_CLK_IN_HZ	V2M_IOFPGA_UART2_CLK_IN_HZ

219
#define PLAT_FVP_SMMUV3_BASE		UL(0x2b400000)
220

221
/* CCI related constants */
222
#define PLAT_FVP_CCI400_BASE		UL(0x2c090000)
223
224
225
226
#define PLAT_FVP_CCI400_CLUS0_SL_PORT	3
#define PLAT_FVP_CCI400_CLUS1_SL_PORT	4

/* CCI-500/CCI-550 on Base platform */
227
#define PLAT_FVP_CCI5XX_BASE		UL(0x2a000000)
228
229
#define PLAT_FVP_CCI5XX_CLUS0_SL_PORT	5
#define PLAT_FVP_CCI5XX_CLUS1_SL_PORT	6
230

231
/* CCN related constants. Only CCN 502 is currently supported */
232
#define PLAT_ARM_CCN_BASE		UL(0x2e000000)
233
234
#define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP	1, 5, 7, 11

235
/* System timer related constants */
236
#define PLAT_ARM_NSTIMER_FRAME_ID		U(1)
237

238
239
240
241
/* Mailbox base address */
#define PLAT_ARM_TRUSTED_MAILBOX_BASE	ARM_TRUSTED_SRAM_BASE


242
243
244
245
246
247
248
249
250
251
252
253
254
255
/* TrustZone controller related constants
 *
 * Currently only filters 0 and 2 are connected on Base FVP.
 * Filter 0 : CPU clusters (no access to DRAM by default)
 * Filter 1 : not connected
 * Filter 2 : LCDs (access to VRAM allowed by default)
 * Filter 3 : not connected
 * Programming unconnected filters will have no effect at the
 * moment. These filter could, however, be connected in future.
 * So care should be taken not to configure the unused filters.
 *
 * Allow only non-secure access to all DRAM to supported devices.
 * Give access to the CPUs and Virtio. Some devices
 * would normally use the default ID so allow that too.
256
 */
257
#define PLAT_ARM_TZC_BASE		UL(0x2a4a0000)
258
#define PLAT_ARM_TZC_FILTERS		TZC_400_REGION_ATTR_FILTER_BIT(0)
259
260
261
262
263
264
265
266

#define PLAT_ARM_TZC_NS_DEV_ACCESS	(				\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT)	|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI)		|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP)		|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO)	|	\
		TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))

267
268
/*
 * GIC related constants to cater for both GICv2 and GICv3 instances of an
269
270
 * FVP. They could be overridden at runtime in case the FVP implements the
 * legacy VE memory map.
271
272
273
274
275
276
277
278
279
280
 */
#define PLAT_ARM_GICD_BASE		BASE_GICD_BASE
#define PLAT_ARM_GICR_BASE		BASE_GICR_BASE
#define PLAT_ARM_GICC_BASE		BASE_GICC_BASE

/*
 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
 * terminology. On a GICv2 system or mode, the lists will be merged and treated
 * as Group 0 interrupts.
 */
281
282
#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
	ARM_G1S_IRQ_PROPS(grp), \
283
	INTR_PROP_DESC(FVP_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \
284
			GIC_INTR_CFG_LEVEL), \
285
	INTR_PROP_DESC(FVP_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
286
287
288
289
			GIC_INTR_CFG_LEVEL)

#define PLAT_ARM_G0_IRQ_PROPS(grp)	ARM_G0_IRQ_PROPS(grp)

290
291
292
293
#if SDEI_IN_FCONF
#define PLAT_SDEI_DP_EVENT_MAX_CNT	ARM_SDEI_DP_EVENT_MAX_CNT
#define PLAT_SDEI_DS_EVENT_MAX_CNT	ARM_SDEI_DS_EVENT_MAX_CNT
#else
294
295
#define PLAT_ARM_PRIVATE_SDEI_EVENTS	ARM_SDEI_PRIVATE_EVENTS
#define PLAT_ARM_SHARED_SDEI_EVENTS	ARM_SDEI_SHARED_EVENTS
296
#endif
297

298
299
#define PLAT_ARM_SP_IMAGE_STACK_BASE	(PLAT_SP_IMAGE_NS_BUF_BASE +	\
					 PLAT_SP_IMAGE_NS_BUF_SIZE)
300

301
302
#define PLAT_SP_PRI			PLAT_RAS_PRI

303
304
305
/*
 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
 */
306
#ifdef __aarch64__
307
308
309
310
311
312
313
#define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 36)
#define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 36)
#else
#define PLAT_PHY_ADDR_SPACE_SIZE	(1ULL << 32)
#define PLAT_VIRT_ADDR_SPACE_SIZE	(1ULL << 32)
#endif

314
#endif /* PLATFORM_DEF_H */