platform_def.h 5.85 KB
Newer Older
1
/*
2
 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
9
 */

#ifndef __PLATFORM_DEF_H__
#define __PLATFORM_DEF_H__

10
11
12
13
14
15
16
17
#include <arm_def.h>
#include <board_arm_def.h>
#include <board_css_def.h>
#include <common_def.h>
#include <css_def.h>
#include <soc_css_def.h>
#include <tzc400.h>
#include <v2m_def.h>
18
#include "../juno_def.h"
19

20
/* Required platform porting definitions */
21
22
23
/* Juno supports system power domain */
#define PLAT_MAX_PWR_LVL		ARM_PWR_LVL2
#define PLAT_NUM_PWR_DOMAINS		(ARM_SYSTEM_COUNT + \
24
					JUNO_CLUSTER_COUNT + \
25
					PLATFORM_CORE_COUNT)
26
27
28
#define PLATFORM_CORE_COUNT		(JUNO_CLUSTER0_CORE_COUNT + \
					JUNO_CLUSTER1_CORE_COUNT)

29
30
31
/* Cryptocell HW Base address */
#define PLAT_CRYPTOCELL_BASE		0x60050000

32
/*
33
 * Other platform porting definitions are provided by included headers
34
 */
35

36
37
38
/*
 * Required ARM standard platform porting definitions
 */
39
#define PLAT_ARM_CLUSTER_COUNT		JUNO_CLUSTER_COUNT
40

41
42
/* Use the bypass address */
#define PLAT_ARM_TRUSTED_ROM_BASE	V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET
43
44

/*
45
46
47
 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
 * flash
48
 */
49
#if TRUSTED_BOARD_BOOT
50
#define PLAT_ARM_TRUSTED_ROM_SIZE	0x00020000
51
#else
52
53
54
#define PLAT_ARM_TRUSTED_ROM_SIZE	0x00010000
#endif /* TRUSTED_BOARD_BOOT */

55
/*
56
 * If ARM_BOARD_OPTIMISE_MEM=0 then Juno uses the default, unoptimised values
57
58
 * defined for ARM development platforms.
 */
59
#if ARM_BOARD_OPTIMISE_MEM
60
61
62
63
/*
 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
 * plat_arm_mmap array defined for each BL stage.
 */
64
#ifdef IMAGE_BL1
65
66
67
68
# define PLAT_ARM_MMAP_ENTRIES		7
# define MAX_XLAT_TABLES		4
#endif

69
#ifdef IMAGE_BL2
70
#ifdef SPD_opteed
71
72
73
# define PLAT_ARM_MMAP_ENTRIES		10
# define MAX_XLAT_TABLES		5
#else
74
75
# define PLAT_ARM_MMAP_ENTRIES		9
# define MAX_XLAT_TABLES		4
76
#endif
77
#endif
78

79
#ifdef IMAGE_BL2U
80
81
82
83
# define PLAT_ARM_MMAP_ENTRIES		4
# define MAX_XLAT_TABLES		3
#endif

84
#ifdef IMAGE_BL31
85
86
#  define PLAT_ARM_MMAP_ENTRIES		6
#  define MAX_XLAT_TABLES		3
87
88
#endif

89
#ifdef IMAGE_BL32
90
91
# define PLAT_ARM_MMAP_ENTRIES		5
# define MAX_XLAT_TABLES		4
92
93
#endif

94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
/*
 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
 * plus a little space for growth.
 */
#if TRUSTED_BOARD_BOOT
# define PLAT_ARM_MAX_BL1_RW_SIZE	0x9000
#else
# define PLAT_ARM_MAX_BL1_RW_SIZE	0x6000
#endif

/*
 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
 * little space for growth.
 */
#if TRUSTED_BOARD_BOOT
109
# define PLAT_ARM_MAX_BL2_SIZE		0x18000
110
111
112
113
114
115
116
117
118
119
#else
# define PLAT_ARM_MAX_BL2_SIZE		0xC000
#endif

/*
 * PLAT_ARM_MAX_BL31_SIZE is calculated using the current BL31 debug size plus a
 * little space for growth.
 */
#define PLAT_ARM_MAX_BL31_SIZE		0x1D000

120
121
122
123
124
125
/*
 * Since free SRAM space is scant, enable the ASSERTION message size
 * optimization by fixing the PLAT_LOG_LEVEL_ASSERT to LOG_LEVEL_INFO (40).
 */
#define PLAT_LOG_LEVEL_ASSERT		40

126
#endif /* ARM_BOARD_OPTIMISE_MEM */
127
128
129
130
131
132

/* CCI related constants */
#define PLAT_ARM_CCI_BASE		0x2c090000
#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX	4
#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX	3

133
134
135
/* System timer related constants */
#define PLAT_ARM_NSTIMER_FRAME_ID		1

136
/* TZC related constants */
137
#define PLAT_ARM_TZC_BASE		0x2a4a0000
138
139
140
141
142
143
144
145
146
147
148
#define PLAT_ARM_TZC_NS_DEV_ACCESS	(				\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP)		|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU)	|	\
		TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
149

150
/*
151
 * Required ARM CSS based platform porting definitions
152
 */
153
154

/* GIC related constants (no GICR in GIC-400) */
155
156
157
158
159
#define PLAT_ARM_GICD_BASE		0x2c010000
#define PLAT_ARM_GICC_BASE		0x2c02f000
#define PLAT_ARM_GICH_BASE		0x2c04f000
#define PLAT_ARM_GICV_BASE		0x2c06f000

160
161
162
/* MHU related constants */
#define PLAT_CSS_MHU_BASE		0x2b1f0000

163
164
165
/*
 * Base address of the first memory region used for communication between AP
 * and SCP. Used by the BOM and SCPI protocols.
Soby Mathew's avatar
Soby Mathew committed
166
167
168
 */
#if !CSS_USE_SCMI_SDS_DRIVER
/*
169
170
171
172
173
174
175
176
177
 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
 * means the SCP/AP configuration data gets overwritten when the AP initiates
 * communication with the SCP. The configuration data is expected to be a
 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
 * which CPU is the primary, according to the shift and mask definitions below.
 */
#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE	(ARM_TRUSTED_SRAM_BASE + 0x80)
#define PLAT_CSS_PRIMARY_CPU_SHIFT		8
#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH		4
Soby Mathew's avatar
Soby Mathew committed
178
#endif
179

180
181
182
183
/*
 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
 * SCP_BL2 size plus a little space for growth.
 */
184
#define PLAT_CSS_MAX_SCP_BL2_SIZE	0x14000
185

186
187
188
189
/*
 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
 * SCP_BL2U size plus a little space for growth.
 */
190
#define PLAT_CSS_MAX_SCP_BL2U_SIZE	0x14000
191

192
193
194
195
196
197
198
/*
 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
 * terminology. On a GICv2 system or mode, the lists will be merged and treated
 * as Group 0 interrupts.
 */
#define PLAT_ARM_G1S_IRQS		CSS_G1S_IRQS,			\
					ARM_G1S_IRQS,			\
199
200
201
202
203
204
205
206
					JUNO_IRQ_DMA_SMMU,		\
					JUNO_IRQ_HDLCD0_SMMU,		\
					JUNO_IRQ_HDLCD1_SMMU,		\
					JUNO_IRQ_USB_SMMU,		\
					JUNO_IRQ_THIN_LINKS_SMMU,	\
					JUNO_IRQ_SEC_I2C,		\
					JUNO_IRQ_GPU_SMMU_1,		\
					JUNO_IRQ_ETR_SMMU
207

208
209
#define PLAT_ARM_G0_IRQS		ARM_G0_IRQS

210
/*
211
 * Required ARM CSS SoC based platform porting definitions
212
 */
213
214
215
216

/* CSS SoC NIC-400 Global Programmers View (GPV) */
#define PLAT_SOC_CSS_NIC400_BASE	0x2a000000

217
#endif /* __PLATFORM_DEF_H__ */