fvp_common.c 6.91 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

31
32
#include <arm_config.h>
#include <arm_def.h>
33
#include <arm_gic.h>
34
#include <cci.h>
35
#include <debug.h>
36
#include <mmio.h>
37
38
#include <plat_arm.h>
#include <v2m_def.h>
39
#include "../fvp_def.h"
40
41

/*******************************************************************************
42
43
44
 * arm_config holds the characteristics of the differences between the three FVP
 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
 * at each boot stage by the primary before enabling the MMU (to allow cci
45
46
47
 * configuration) & used thereafter. Each BL will have its own copy to allow
 * independent operation.
 ******************************************************************************/
48
arm_config_t arm_config;
49
50
51
52
53
54
55
56
57

#define MAP_DEVICE0	MAP_REGION_FLAT(DEVICE0_BASE,			\
					DEVICE0_SIZE,			\
					MT_DEVICE | MT_RW | MT_SECURE)

#define MAP_DEVICE1	MAP_REGION_FLAT(DEVICE1_BASE,			\
					DEVICE1_SIZE,			\
					MT_DEVICE | MT_RW | MT_SECURE)

58
59
60
61
62
#define MAP_DEVICE2	MAP_REGION_FLAT(DEVICE2_BASE,			\
					DEVICE2_SIZE,			\
					MT_DEVICE | MT_RO | MT_SECURE)


63
/*
64
 * Table of regions for various BL stages to map using the MMU.
65
 * This doesn't include TZRAM as the 'mem_layout' argument passed to
66
 * arm_configure_mmu_elx() will give the available subset of that,
67
 */
68
#if IMAGE_BL1
69
70
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
71
	V2M_MAP_FLASH0_RW,
72
	V2M_MAP_IOFPGA,
73
74
	MAP_DEVICE0,
	MAP_DEVICE1,
75
	MAP_DEVICE2,
76
77
78
79
	{0}
};
#endif
#if IMAGE_BL2
80
81
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
82
	V2M_MAP_FLASH0_RW,
83
	V2M_MAP_IOFPGA,
84
85
	MAP_DEVICE0,
	MAP_DEVICE1,
86
	MAP_DEVICE2,
87
88
	ARM_MAP_NS_DRAM1,
	ARM_MAP_TSP_SEC_MEM,
89
90
91
92
	{0}
};
#endif
#if IMAGE_BL31
93
94
95
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
	V2M_MAP_IOFPGA,
96
97
98
99
100
101
	MAP_DEVICE0,
	MAP_DEVICE1,
	{0}
};
#endif
#if IMAGE_BL32
102
103
const mmap_region_t plat_arm_mmap[] = {
	V2M_MAP_IOFPGA,
104
105
	MAP_DEVICE0,
	MAP_DEVICE1,
106
107
	{0}
};
108
#endif
109

110
ARM_CASSERT_MMAP
111

112
113

#if IMAGE_BL31 || IMAGE_BL32
114
115
/* Array of secure interrupts to be configured by the gic driver */
const unsigned int irq_sec_array[] = {
116
117
118
119
120
121
122
123
	ARM_IRQ_SEC_PHY_TIMER,
	ARM_IRQ_SEC_SGI_0,
	ARM_IRQ_SEC_SGI_1,
	ARM_IRQ_SEC_SGI_2,
	ARM_IRQ_SEC_SGI_3,
	ARM_IRQ_SEC_SGI_4,
	ARM_IRQ_SEC_SGI_5,
	ARM_IRQ_SEC_SGI_6,
124
125
126
	ARM_IRQ_SEC_SGI_7,
	FVP_IRQ_TZ_WDOG,
	FVP_IRQ_SEC_SYS_TIMER
127
128
};

129
130
131
132
133
134
135
136
void plat_arm_gic_init(void)
{
	arm_gic_init(arm_config.gicc_base,
		arm_config.gicd_base,
		BASE_GICR_BASE,
		irq_sec_array,
		ARRAY_SIZE(irq_sec_array));
}
137

138
#endif
139
140
141
142
143
144
145
146

/*******************************************************************************
 * A single boot loader stack is expected to work on both the Foundation FVP
 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
 * SYS_ID register provides a mechanism for detecting the differences between
 * these platforms. This information is stored in a per-BL array to allow the
 * code to take the correct path.Per BL platform configuration.
 ******************************************************************************/
147
void fvp_config_setup(void)
148
{
149
	unsigned int rev, hbi, bld, arch, sys_id;
150

151
152
153
154
155
	sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
	rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
	hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
	bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
	arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
156

157
158
	if (arch != ARCH_MODEL) {
		ERROR("This firmware is for FVP models\n");
159
		panic();
160
	}
161
162
163
164
165
166
167

	/*
	 * The build field in the SYS_ID tells which variant of the GIC
	 * memory is implemented by the model.
	 */
	switch (bld) {
	case BLD_GIC_VE_MMAP:
168
169
170
171
		arm_config.gicd_base = VE_GICD_BASE;
		arm_config.gicc_base = VE_GICC_BASE;
		arm_config.gich_base = VE_GICH_BASE;
		arm_config.gicv_base = VE_GICV_BASE;
172
173
		break;
	case BLD_GIC_A53A57_MMAP:
174
175
176
177
		arm_config.gicd_base = BASE_GICD_BASE;
		arm_config.gicc_base = BASE_GICC_BASE;
		arm_config.gich_base = BASE_GICH_BASE;
		arm_config.gicv_base = BASE_GICV_BASE;
178
179
		break;
	default:
180
181
		ERROR("Unsupported board build %x\n", bld);
		panic();
182
183
184
185
186
187
188
	}

	/*
	 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
	 * for the Foundation FVP.
	 */
	switch (hbi) {
189
190
191
192
	case HBI_FOUNDATION_FVP:
		arm_config.max_aff0 = 4;
		arm_config.max_aff1 = 1;
		arm_config.flags = 0;
193
194
195
196
197
198

		/*
		 * Check for supported revisions of Foundation FVP
		 * Allow future revisions to run but emit warning diagnostic
		 */
		switch (rev) {
199
200
201
		case REV_FOUNDATION_FVP_V2_0:
		case REV_FOUNDATION_FVP_V2_1:
		case REV_FOUNDATION_FVP_v9_1:
202
203
204
205
206
			break;
		default:
			WARN("Unrecognized Foundation FVP revision %x\n", rev);
			break;
		}
207
		break;
208
209
210
211
212
	case HBI_BASE_FVP:
		arm_config.max_aff0 = 4;
		arm_config.max_aff1 = 2;
		arm_config.flags |= ARM_CONFIG_BASE_MMAP |
			ARM_CONFIG_HAS_CCI | ARM_CONFIG_HAS_TZC;
213
214
215
216
217
218

		/*
		 * Check for supported revisions
		 * Allow future revisions to run but emit warning diagnostic
		 */
		switch (rev) {
219
		case REV_BASE_FVP_V0:
220
221
222
223
224
			break;
		default:
			WARN("Unrecognized Base FVP revision %x\n", rev);
			break;
		}
225
226
		break;
	default:
227
228
		ERROR("Unsupported board HBI number 0x%x\n", hbi);
		panic();
229
	}
230
}
231

232

233
void fvp_cci_init(void)
234
235
{
	/*
236
237
	 * Initialize CCI-400 driver
	 */
238
239
	if (arm_config.flags & ARM_CONFIG_HAS_CCI)
		arm_cci_init();
240
241
242
243
}

void fvp_cci_enable(void)
{
244
	if (arm_config.flags & ARM_CONFIG_HAS_CCI)
245
246
247
248
249
		cci_enable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
}

void fvp_cci_disable(void)
{
250
	if (arm_config.flags & ARM_CONFIG_HAS_CCI)
251
		cci_disable_snoop_dvm_reqs(MPIDR_AFFLVL1_VAL(read_mpidr()));
252
}