gicv3_main.c 39 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#include <assert.h>

9
10
#include <arch.h>
#include <arch_helpers.h>
11
12
13
14
15
#include <common/debug.h>
#include <common/interrupt_props.h>
#include <drivers/arm/gicv3.h>
#include <lib/spinlock.h>

16
17
#include "gicv3_private.h"

18
const gicv3_driver_data_t *gicv3_driver_data;
19

20
21
22
23
24
/*
 * Spinlock to guard registers needing read-modify-write. APIs protected by this
 * spinlock are used either at boot time (when only a single CPU is active), or
 * when the system is fully coherent.
 */
Roberto Vargas's avatar
Roberto Vargas committed
25
static spinlock_t gic_lock;
26

27
28
29
30
31
32
33
/*
 * Redistributor power operations are weakly bound so that they can be
 * overridden
 */
#pragma weak gicv3_rdistif_off
#pragma weak gicv3_rdistif_on

34
35
36
37

/* Helper macros to save and restore GICD registers to and from the context */
#define RESTORE_GICD_REGS(base, ctx, intr_num, reg, REG)		\
	do {								\
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
38
39
		for (unsigned int int_id = MIN_SPI_ID; int_id < (intr_num); \
				int_id += (1U << REG##_SHIFT)) {	\
40
41
42
			gicd_write_##reg(base, int_id,			\
				ctx->gicd_##reg[(int_id - MIN_SPI_ID) >> REG##_SHIFT]); \
		}							\
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
43
	} while (false)
44
45
46

#define SAVE_GICD_REGS(base, ctx, intr_num, reg, REG)			\
	do {								\
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
47
48
		for (unsigned int int_id = MIN_SPI_ID; int_id < (intr_num); \
				int_id += (1U << REG##_SHIFT)) {	\
49
50
51
			ctx->gicd_##reg[(int_id - MIN_SPI_ID) >> REG##_SHIFT] =\
					gicd_read_##reg(base, int_id);	\
		}							\
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
52
	} while (false)
53
54


55
56
57
58
/*******************************************************************************
 * This function initialises the ARM GICv3 driver in EL3 with provided platform
 * inputs.
 ******************************************************************************/
59
void __init gicv3_driver_init(const gicv3_driver_data_t *plat_driver_data)
60
61
{
	unsigned int gic_version;
62
	unsigned int gicv2_compat;
63

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
64
65
66
67
	assert(plat_driver_data != NULL);
	assert(plat_driver_data->gicd_base != 0U);
	assert(plat_driver_data->rdistif_num != 0U);
	assert(plat_driver_data->rdistif_base_addrs != NULL);
68
69
70

	assert(IS_IN_EL3());

71
72
	assert((plat_driver_data->interrupt_props_num != 0U) ?
	       (plat_driver_data->interrupt_props != NULL) : 1);
73
74

	/* Check for system register support */
75
76
77
78
#ifndef __aarch64__
	assert((read_id_pfr1() &
			(ID_PFR1_GIC_MASK << ID_PFR1_GIC_SHIFT)) != 0U);
#else
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
79
80
	assert((read_id_aa64pfr0_el1() &
			(ID_AA64PFR0_GIC_MASK << ID_AA64PFR0_GIC_SHIFT)) != 0U);
81
#endif /* !__aarch64__ */
82
83
84

	/* The GIC version should be 3.0 */
	gic_version = gicd_read_pidr2(plat_driver_data->gicd_base);
85
	gic_version >>= PIDR2_ARCH_REV_SHIFT;
86
87
88
89
	gic_version &= PIDR2_ARCH_REV_MASK;
	assert(gic_version == ARCH_REV_GICV3);

	/*
90
91
	 * Find out whether the GIC supports the GICv2 compatibility mode.
	 * The ARE_S bit resets to 0 if supported
92
93
94
	 */
	gicv2_compat = gicd_read_ctlr(plat_driver_data->gicd_base);
	gicv2_compat >>= CTLR_ARE_S_SHIFT;
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
	gicv2_compat = gicv2_compat & CTLR_ARE_S_MASK;

	if (plat_driver_data->gicr_base != 0U) {
		/*
		 * Find the base address of each implemented Redistributor interface.
		 * The number of interfaces should be equal to the number of CPUs in the
		 * system. The memory for saving these addresses has to be allocated by
		 * the platform port
		 */
		gicv3_rdistif_base_addrs_probe(plat_driver_data->rdistif_base_addrs,
						   plat_driver_data->rdistif_num,
						   plat_driver_data->gicr_base,
						   plat_driver_data->mpidr_to_core_pos);
#if !HW_ASSISTED_COHERENCY
		/*
		 * Flush the rdistif_base_addrs[] contents linked to the GICv3 driver.
		 */
		flush_dcache_range((uintptr_t)(plat_driver_data->rdistif_base_addrs),
			plat_driver_data->rdistif_num *
			sizeof(*(plat_driver_data->rdistif_base_addrs)));
#endif
	}
117
	gicv3_driver_data = plat_driver_data;
118

119
120
121
122
	/*
	 * The GIC driver data is initialized by the primary CPU with caches
	 * enabled. When the secondary CPU boots up, it initializes the
	 * GICC/GICR interface with the caches disabled. Hence flush the
123
	 * driver data to ensure coherency. This is not required if the
124
	 * platform has HW_ASSISTED_COHERENCY enabled.
125
	 */
126
127
128
129
130
#if !HW_ASSISTED_COHERENCY
	flush_dcache_range((uintptr_t)&gicv3_driver_data,
		sizeof(gicv3_driver_data));
	flush_dcache_range((uintptr_t)gicv3_driver_data,
		sizeof(*gicv3_driver_data));
131
132
#endif

133
134
135
136
	INFO("GICv3 with%s legacy support detected."
			" ARM GICv3 driver initialized in EL3\n",
			(gicv2_compat == 0U) ? "" : "out");

137
138
139
140
141
142
}

/*******************************************************************************
 * This function initialises the GIC distributor interface based upon the data
 * provided by the platform while initialising the driver.
 ******************************************************************************/
143
void __init gicv3_distif_init(void)
144
{
145
146
	unsigned int bitmap = 0;

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
147
148
	assert(gicv3_driver_data != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
149
150
151
152
153
154
155
156

	assert(IS_IN_EL3());

	/*
	 * Clear the "enable" bits for G0/G1S/G1NS interrupts before configuring
	 * the ARE_S bit. The Distributor might generate a system error
	 * otherwise.
	 */
157
	gicd_clr_ctlr(gicv3_driver_data->gicd_base,
158
159
160
161
162
163
		      CTLR_ENABLE_G0_BIT |
		      CTLR_ENABLE_G1S_BIT |
		      CTLR_ENABLE_G1NS_BIT,
		      RWP_TRUE);

	/* Set the ARE_S and ARE_NS bit now that interrupts have been disabled */
164
	gicd_set_ctlr(gicv3_driver_data->gicd_base,
165
166
167
			CTLR_ARE_S_BIT | CTLR_ARE_NS_BIT, RWP_TRUE);

	/* Set the default attribute of all SPIs */
Daniel Boulby's avatar
Daniel Boulby committed
168
	gicv3_spis_config_defaults(gicv3_driver_data->gicd_base);
169

170
171
172
173
	bitmap = gicv3_secure_spis_config_props(
			gicv3_driver_data->gicd_base,
			gicv3_driver_data->interrupt_props,
			gicv3_driver_data->interrupt_props_num);
174
175

	/* Enable the secure SPIs now that they have been configured */
176
	gicd_set_ctlr(gicv3_driver_data->gicd_base, bitmap, RWP_TRUE);
177
178
179
180
181
182
183
184
185
186
}

/*******************************************************************************
 * This function initialises the GIC Redistributor interface of the calling CPU
 * (identified by the 'proc_num' parameter) based upon the data provided by the
 * platform while initialising the driver.
 ******************************************************************************/
void gicv3_rdistif_init(unsigned int proc_num)
{
	uintptr_t gicr_base;
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
187
	unsigned int bitmap = 0U;
Jeenu Viswambharan's avatar
Jeenu Viswambharan committed
188
	uint32_t ctlr;
189

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
190
	assert(gicv3_driver_data != NULL);
191
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
192
193
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
Jeenu Viswambharan's avatar
Jeenu Viswambharan committed
194
195

	ctlr = gicd_read_ctlr(gicv3_driver_data->gicd_base);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
196
	assert((ctlr & CTLR_ARE_S_BIT) != 0U);
197
198
199

	assert(IS_IN_EL3());

200
201
202
	/* Power on redistributor */
	gicv3_rdistif_on(proc_num);

203
	gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
204
	assert(gicr_base != 0U);
205
206

	/* Set the default attribute of all SGIs and PPIs */
Daniel Boulby's avatar
Daniel Boulby committed
207
	gicv3_ppi_sgi_config_defaults(gicr_base);
208

209
210
211
	bitmap = gicv3_secure_ppi_sgi_config_props(gicr_base,
			gicv3_driver_data->interrupt_props,
			gicv3_driver_data->interrupt_props_num);
Jeenu Viswambharan's avatar
Jeenu Viswambharan committed
212
213
214
215

	/* Enable interrupt groups as required, if not already */
	if ((ctlr & bitmap) != bitmap)
		gicd_set_ctlr(gicv3_driver_data->gicd_base, bitmap, RWP_TRUE);
216
217
}

218
219
220
221
222
223
224
225
226
227
228
229
230
/*******************************************************************************
 * Functions to perform power operations on GIC Redistributor
 ******************************************************************************/
void gicv3_rdistif_off(unsigned int proc_num)
{
	return;
}

void gicv3_rdistif_on(unsigned int proc_num)
{
	return;
}

231
232
233
234
235
236
237
/*******************************************************************************
 * This function enables the GIC CPU interface of the calling CPU using only
 * system register accesses.
 ******************************************************************************/
void gicv3_cpuif_enable(unsigned int proc_num)
{
	uintptr_t gicr_base;
238
	u_register_t scr_el3;
239
240
	unsigned int icc_sre_el3;

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
241
	assert(gicv3_driver_data != NULL);
242
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
243
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
244
245
246
	assert(IS_IN_EL3());

	/* Mark the connected core as awake */
247
	gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
248
249
250
251
252
253
254
255
256
257
258
259
260
	gicv3_rdistif_mark_core_awake(gicr_base);

	/* Disable the legacy interrupt bypass */
	icc_sre_el3 = ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT;

	/*
	 * Enable system register access for EL3 and allow lower exception
	 * levels to configure the same for themselves. If the legacy mode is
	 * not supported, the SRE bit is RAO/WI
	 */
	icc_sre_el3 |= (ICC_SRE_EN_BIT | ICC_SRE_SRE_BIT);
	write_icc_sre_el3(read_icc_sre_el3() | icc_sre_el3);

261
	scr_el3 = read_scr_el3();
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277

	/*
	 * Switch to NS state to write Non secure ICC_SRE_EL1 and
	 * ICC_SRE_EL2 registers.
	 */
	write_scr_el3(scr_el3 | SCR_NS_BIT);
	isb();

	write_icc_sre_el2(read_icc_sre_el2() | icc_sre_el3);
	write_icc_sre_el1(ICC_SRE_SRE_BIT);
	isb();

	/* Switch to secure state. */
	write_scr_el3(scr_el3 & (~SCR_NS_BIT));
	isb();

278
279
280
281
	/* Write the secure ICC_SRE_EL1 register */
	write_icc_sre_el1(ICC_SRE_SRE_BIT);
	isb();

282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
	/* Program the idle priority in the PMR */
	write_icc_pmr_el1(GIC_PRI_MASK);

	/* Enable Group0 interrupts */
	write_icc_igrpen0_el1(IGRPEN1_EL1_ENABLE_G0_BIT);

	/* Enable Group1 Secure interrupts */
	write_icc_igrpen1_el3(read_icc_igrpen1_el3() |
				IGRPEN1_EL3_ENABLE_G1S_BIT);
	isb();
}

/*******************************************************************************
 * This function disables the GIC CPU interface of the calling CPU using
 * only system register accesses.
 ******************************************************************************/
void gicv3_cpuif_disable(unsigned int proc_num)
{
	uintptr_t gicr_base;

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
302
	assert(gicv3_driver_data != NULL);
303
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
304
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
305
306
307
308
309
310
311
312
313
314
315

	assert(IS_IN_EL3());

	/* Disable legacy interrupt bypass */
	write_icc_sre_el3(read_icc_sre_el3() |
			  (ICC_SRE_DIB_BIT | ICC_SRE_DFB_BIT));

	/* Disable Group0 interrupts */
	write_icc_igrpen0_el1(read_icc_igrpen0_el1() &
			      ~IGRPEN1_EL1_ENABLE_G0_BIT);

316
	/* Disable Group1 Secure and Non-Secure interrupts */
317
	write_icc_igrpen1_el3(read_icc_igrpen1_el3() &
318
319
			      ~(IGRPEN1_EL3_ENABLE_G1NS_BIT |
			      IGRPEN1_EL3_ENABLE_G1S_BIT));
320
321
322
323
324

	/* Synchronise accesses to group enable registers */
	isb();

	/* Mark the connected core as asleep */
325
	gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
326
	assert(gicr_base != 0U);
327
328
329
330
331
332
333
334
335
336
337
338
	gicv3_rdistif_mark_core_asleep(gicr_base);
}

/*******************************************************************************
 * This function returns the id of the highest priority pending interrupt at
 * the GIC cpu interface.
 ******************************************************************************/
unsigned int gicv3_get_pending_interrupt_id(void)
{
	unsigned int id;

	assert(IS_IN_EL3());
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
339
	id = (uint32_t)read_icc_hppir0_el1() & HPPIR0_EL1_INTID_MASK;
340
341
342
343
344
345

	/*
	 * If the ID is special identifier corresponding to G1S or G1NS
	 * interrupt, then read the highest pending group 1 interrupt.
	 */
	if ((id == PENDING_G1S_INTID) || (id == PENDING_G1NS_INTID))
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
346
		return (uint32_t)read_icc_hppir1_el1() & HPPIR1_EL1_INTID_MASK;
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362

	return id;
}

/*******************************************************************************
 * This function returns the type of the highest priority pending interrupt at
 * the GIC cpu interface. The return values can be one of the following :
 *   PENDING_G1S_INTID  : The interrupt type is secure Group 1.
 *   PENDING_G1NS_INTID : The interrupt type is non secure Group 1.
 *   0 - 1019           : The interrupt type is secure Group 0.
 *   GIC_SPURIOUS_INTERRUPT : there is no pending interrupt with
 *                            sufficient priority to be signaled
 ******************************************************************************/
unsigned int gicv3_get_pending_interrupt_type(void)
{
	assert(IS_IN_EL3());
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
363
	return (uint32_t)read_icc_hppir0_el1() & HPPIR0_EL1_INTID_MASK;
364
365
366
367
368
369
370
}

/*******************************************************************************
 * This function returns the type of the interrupt id depending upon the group
 * this interrupt has been configured under by the interrupt controller i.e.
 * group0 or group1 Secure / Non Secure. The return value can be one of the
 * following :
371
372
373
 *    INTR_GROUP0  : The interrupt type is a Secure Group 0 interrupt
 *    INTR_GROUP1S : The interrupt type is a Secure Group 1 secure interrupt
 *    INTR_GROUP1NS: The interrupt type is a Secure Group 1 non secure
374
375
376
377
378
379
380
381
382
 *                   interrupt.
 ******************************************************************************/
unsigned int gicv3_get_interrupt_type(unsigned int id,
					  unsigned int proc_num)
{
	unsigned int igroup, grpmodr;
	uintptr_t gicr_base;

	assert(IS_IN_EL3());
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
383
	assert(gicv3_driver_data != NULL);
384
385

	/* Ensure the parameters are valid */
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
386
	assert((id < PENDING_G1S_INTID) || (id >= MIN_LPI_ID));
387
	assert(proc_num < gicv3_driver_data->rdistif_num);
388
389
390

	/* All LPI interrupts are Group 1 non secure */
	if (id >= MIN_LPI_ID)
391
		return INTR_GROUP1NS;
392
393

	if (id < MIN_SPI_ID) {
Andrew F. Davis's avatar
Andrew F. Davis committed
394
		assert(gicv3_driver_data->rdistif_base_addrs != NULL);
395
		gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
396
397
398
		igroup = gicr_get_igroupr0(gicr_base, id);
		grpmodr = gicr_get_igrpmodr0(gicr_base, id);
	} else {
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
399
		assert(gicv3_driver_data->gicd_base != 0U);
400
401
		igroup = gicd_get_igroupr(gicv3_driver_data->gicd_base, id);
		grpmodr = gicd_get_igrpmodr(gicv3_driver_data->gicd_base, id);
402
403
404
405
406
407
	}

	/*
	 * If the IGROUP bit is set, then it is a Group 1 Non secure
	 * interrupt
	 */
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
408
	if (igroup != 0U)
409
		return INTR_GROUP1NS;
410
411

	/* If the GRPMOD bit is set, then it is a Group 1 Secure interrupt */
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
412
	if (grpmodr != 0U)
413
		return INTR_GROUP1S;
414
415

	/* Else it is a Group 0 Secure interrupt */
416
	return INTR_GROUP0;
417
}
418

419
420
421
422
423
424
425
426
427
428
429
430
431
/*****************************************************************************
 * Function to save and disable the GIC ITS register context. The power
 * management of GIC ITS is implementation-defined and this function doesn't
 * save any memory structures required to support ITS. As the sequence to save
 * this state is implementation defined, it should be executed in platform
 * specific code. Calling this function alone and then powering down the GIC and
 * ITS without implementing the aforementioned platform specific code will
 * corrupt the ITS state.
 *
 * This function must be invoked after the GIC CPU interface is disabled.
 *****************************************************************************/
void gicv3_its_save_disable(uintptr_t gits_base, gicv3_its_ctx_t * const its_ctx)
{
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
432
	unsigned int i;
433

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
434
	assert(gicv3_driver_data != NULL);
435
	assert(IS_IN_EL3());
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
436
437
	assert(its_ctx != NULL);
	assert(gits_base != 0U);
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464

	its_ctx->gits_ctlr = gits_read_ctlr(gits_base);

	/* Disable the ITS */
	gits_write_ctlr(gits_base, its_ctx->gits_ctlr &
					(~GITS_CTLR_ENABLED_BIT));

	/* Wait for quiescent state */
	gits_wait_for_quiescent_bit(gits_base);

	its_ctx->gits_cbaser = gits_read_cbaser(gits_base);
	its_ctx->gits_cwriter = gits_read_cwriter(gits_base);

	for (i = 0; i < ARRAY_SIZE(its_ctx->gits_baser); i++)
		its_ctx->gits_baser[i] = gits_read_baser(gits_base, i);
}

/*****************************************************************************
 * Function to restore the GIC ITS register context. The power
 * management of GIC ITS is implementation defined and this function doesn't
 * restore any memory structures required to support ITS. The assumption is
 * that these structures are in memory and are retained during system suspend.
 *
 * This must be invoked before the GIC CPU interface is enabled.
 *****************************************************************************/
void gicv3_its_restore(uintptr_t gits_base, const gicv3_its_ctx_t * const its_ctx)
{
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
465
	unsigned int i;
466

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
467
	assert(gicv3_driver_data != NULL);
468
	assert(IS_IN_EL3());
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
469
470
	assert(its_ctx != NULL);
	assert(gits_base != 0U);
471
472

	/* Assert that the GITS is disabled and quiescent */
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
473
474
	assert((gits_read_ctlr(gits_base) & GITS_CTLR_ENABLED_BIT) == 0U);
	assert((gits_read_ctlr(gits_base) & GITS_CTLR_QUIESCENT_BIT) != 0U);
475
476
477
478
479
480
481
482
483
484
485
486

	gits_write_cbaser(gits_base, its_ctx->gits_cbaser);
	gits_write_cwriter(gits_base, its_ctx->gits_cwriter);

	for (i = 0; i < ARRAY_SIZE(its_ctx->gits_baser); i++)
		gits_write_baser(gits_base, i, its_ctx->gits_baser[i]);

	/* Restore the ITS CTLR but leave the ITS disabled */
	gits_write_ctlr(gits_base, its_ctx->gits_ctlr &
			(~GITS_CTLR_ENABLED_BIT));
}

487
488
489
490
491
492
493
494
495
/*****************************************************************************
 * Function to save the GIC Redistributor register context. This function
 * must be invoked after CPU interface disable and prior to Distributor save.
 *****************************************************************************/
void gicv3_rdistif_save(unsigned int proc_num, gicv3_redist_ctx_t * const rdist_ctx)
{
	uintptr_t gicr_base;
	unsigned int int_id;

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
496
	assert(gicv3_driver_data != NULL);
497
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
498
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
499
	assert(IS_IN_EL3());
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
500
	assert(rdist_ctx != NULL);
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523

	gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];

	/*
	 * Wait for any write to GICR_CTLR to complete before trying to save any
	 * state.
	 */
	gicr_wait_for_pending_write(gicr_base);

	rdist_ctx->gicr_ctlr = gicr_read_ctlr(gicr_base);

	rdist_ctx->gicr_propbaser = gicr_read_propbaser(gicr_base);
	rdist_ctx->gicr_pendbaser = gicr_read_pendbaser(gicr_base);

	rdist_ctx->gicr_igroupr0 = gicr_read_igroupr0(gicr_base);
	rdist_ctx->gicr_isenabler0 = gicr_read_isenabler0(gicr_base);
	rdist_ctx->gicr_ispendr0 = gicr_read_ispendr0(gicr_base);
	rdist_ctx->gicr_isactiver0 = gicr_read_isactiver0(gicr_base);
	rdist_ctx->gicr_icfgr0 = gicr_read_icfgr0(gicr_base);
	rdist_ctx->gicr_icfgr1 = gicr_read_icfgr1(gicr_base);
	rdist_ctx->gicr_igrpmodr0 = gicr_read_igrpmodr0(gicr_base);
	rdist_ctx->gicr_nsacr = gicr_read_nsacr(gicr_base);
	for (int_id = MIN_SGI_ID; int_id < TOTAL_PCPU_INTR_NUM;
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
524
			int_id += (1U << IPRIORITYR_SHIFT)) {
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
		rdist_ctx->gicr_ipriorityr[(int_id - MIN_SGI_ID) >> IPRIORITYR_SHIFT] =
				gicr_read_ipriorityr(gicr_base, int_id);
	}


	/*
	 * Call the pre-save hook that implements the IMP DEF sequence that may
	 * be required on some GIC implementations. As this may need to access
	 * the Redistributor registers, we pass it proc_num.
	 */
	gicv3_distif_pre_save(proc_num);
}

/*****************************************************************************
 * Function to restore the GIC Redistributor register context. We disable
 * LPI and per-cpu interrupts before we start restore of the Redistributor.
 * This function must be invoked after Distributor restore but prior to
 * CPU interface enable. The pending and active interrupts are restored
 * after the interrupts are fully configured and enabled.
 *****************************************************************************/
void gicv3_rdistif_init_restore(unsigned int proc_num,
				const gicv3_redist_ctx_t * const rdist_ctx)
{
	uintptr_t gicr_base;
	unsigned int int_id;

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
551
	assert(gicv3_driver_data != NULL);
552
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
553
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
554
	assert(IS_IN_EL3());
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
555
	assert(rdist_ctx != NULL);
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573

	gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];

	/* Power on redistributor */
	gicv3_rdistif_on(proc_num);

	/*
	 * Call the post-restore hook that implements the IMP DEF sequence that
	 * may be required on some GIC implementations. As this may need to
	 * access the Redistributor registers, we pass it proc_num.
	 */
	gicv3_distif_post_restore(proc_num);

	/*
	 * Disable all SGIs (imp. def.)/PPIs before configuring them. This is a
	 * more scalable approach as it avoids clearing the enable bits in the
	 * GICD_CTLR
	 */
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
574
	gicr_write_icenabler0(gicr_base, ~0U);
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
	/* Wait for pending writes to GICR_ICENABLER */
	gicr_wait_for_pending_write(gicr_base);

	/*
	 * Disable the LPIs to avoid unpredictable behavior when writing to
	 * GICR_PROPBASER and GICR_PENDBASER.
	 */
	gicr_write_ctlr(gicr_base,
			rdist_ctx->gicr_ctlr & ~(GICR_CTLR_EN_LPIS_BIT));

	/* Restore registers' content */
	gicr_write_propbaser(gicr_base, rdist_ctx->gicr_propbaser);
	gicr_write_pendbaser(gicr_base, rdist_ctx->gicr_pendbaser);

	gicr_write_igroupr0(gicr_base, rdist_ctx->gicr_igroupr0);

	for (int_id = MIN_SGI_ID; int_id < TOTAL_PCPU_INTR_NUM;
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
592
			int_id += (1U << IPRIORITYR_SHIFT)) {
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
		gicr_write_ipriorityr(gicr_base, int_id,
		rdist_ctx->gicr_ipriorityr[
				(int_id - MIN_SGI_ID) >> IPRIORITYR_SHIFT]);
	}

	gicr_write_icfgr0(gicr_base, rdist_ctx->gicr_icfgr0);
	gicr_write_icfgr1(gicr_base, rdist_ctx->gicr_icfgr1);
	gicr_write_igrpmodr0(gicr_base, rdist_ctx->gicr_igrpmodr0);
	gicr_write_nsacr(gicr_base, rdist_ctx->gicr_nsacr);

	/* Restore after group and priorities are set */
	gicr_write_ispendr0(gicr_base, rdist_ctx->gicr_ispendr0);
	gicr_write_isactiver0(gicr_base, rdist_ctx->gicr_isactiver0);

	/*
	 * Wait for all writes to the Distributor to complete before enabling
	 * the SGI and PPIs.
	 */
	gicr_wait_for_upstream_pending_write(gicr_base);
	gicr_write_isenabler0(gicr_base, rdist_ctx->gicr_isenabler0);

	/*
	 * Restore GICR_CTLR.Enable_LPIs bit and wait for pending writes in case
	 * the first write to GICR_CTLR was still in flight (this write only
	 * restores GICR_CTLR.Enable_LPIs and no waiting is required for this
	 * bit).
	 */
	gicr_write_ctlr(gicr_base, rdist_ctx->gicr_ctlr);
	gicr_wait_for_pending_write(gicr_base);
}

/*****************************************************************************
 * Function to save the GIC Distributor register context. This function
 * must be invoked after CPU interface disable and Redistributor save.
 *****************************************************************************/
void gicv3_distif_save(gicv3_dist_ctx_t * const dist_ctx)
{
	unsigned int num_ints;

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
632
633
	assert(gicv3_driver_data != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
634
	assert(IS_IN_EL3());
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
635
	assert(dist_ctx != NULL);
636
637
638
639
640

	uintptr_t gicd_base = gicv3_driver_data->gicd_base;

	num_ints = gicd_read_typer(gicd_base);
	num_ints &= TYPER_IT_LINES_NO_MASK;
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
641
	num_ints = (num_ints + 1U) << 5;
642

643
644
645
	/* Filter out special INTIDs 1020-1023 */
	if (num_ints > (MAX_SPI_ID + 1U))
		num_ints = MAX_SPI_ID + 1U;
646
647
648
649
650
651
652

	/* Wait for pending write to complete */
	gicd_wait_for_pending_write(gicd_base);

	/* Save the GICD_CTLR */
	dist_ctx->gicd_ctlr = gicd_read_ctlr(gicd_base);

653
	/* Save GICD_IGROUPR for INTIDs 32 - 1019 */
654
655
	SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, igroupr, IGROUPR);

656
	/* Save GICD_ISENABLER for INT_IDs 32 - 1019 */
657
658
	SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, isenabler, ISENABLER);

659
	/* Save GICD_ISPENDR for INTIDs 32 - 1019 */
660
661
	SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, ispendr, ISPENDR);

662
	/* Save GICD_ISACTIVER for INTIDs 32 - 1019 */
663
664
	SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, isactiver, ISACTIVER);

665
	/* Save GICD_IPRIORITYR for INTIDs 32 - 1019 */
666
667
	SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, ipriorityr, IPRIORITYR);

668
	/* Save GICD_ICFGR for INTIDs 32 - 1019 */
669
670
	SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, icfgr, ICFGR);

671
	/* Save GICD_IGRPMODR for INTIDs 32 - 1019 */
672
673
	SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, igrpmodr, IGRPMODR);

674
	/* Save GICD_NSACR for INTIDs 32 - 1019 */
675
676
	SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, nsacr, NSACR);

677
	/* Save GICD_IROUTER for INTIDs 32 - 1019 */
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
	SAVE_GICD_REGS(gicd_base, dist_ctx, num_ints, irouter, IROUTER);

	/*
	 * GICD_ITARGETSR<n> and GICD_SPENDSGIR<n> are RAZ/WI when
	 * GICD_CTLR.ARE_(S|NS) bits are set which is the case for our GICv3
	 * driver.
	 */
}

/*****************************************************************************
 * Function to restore the GIC Distributor register context. We disable G0, G1S
 * and G1NS interrupt groups before we start restore of the Distributor. This
 * function must be invoked prior to Redistributor restore and CPU interface
 * enable. The pending and active interrupts are restored after the interrupts
 * are fully configured and enabled.
 *****************************************************************************/
void gicv3_distif_init_restore(const gicv3_dist_ctx_t * const dist_ctx)
{
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
696
	unsigned int num_ints = 0U;
697

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
698
699
	assert(gicv3_driver_data != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
700
	assert(IS_IN_EL3());
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
701
	assert(dist_ctx != NULL);
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720

	uintptr_t gicd_base = gicv3_driver_data->gicd_base;

	/*
	 * Clear the "enable" bits for G0/G1S/G1NS interrupts before configuring
	 * the ARE_S bit. The Distributor might generate a system error
	 * otherwise.
	 */
	gicd_clr_ctlr(gicd_base,
		      CTLR_ENABLE_G0_BIT |
		      CTLR_ENABLE_G1S_BIT |
		      CTLR_ENABLE_G1NS_BIT,
		      RWP_TRUE);

	/* Set the ARE_S and ARE_NS bit now that interrupts have been disabled */
	gicd_set_ctlr(gicd_base, CTLR_ARE_S_BIT | CTLR_ARE_NS_BIT, RWP_TRUE);

	num_ints = gicd_read_typer(gicd_base);
	num_ints &= TYPER_IT_LINES_NO_MASK;
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
721
	num_ints = (num_ints + 1U) << 5;
722

723
724
725
	/* Filter out special INTIDs 1020-1023 */
	if (num_ints > (MAX_SPI_ID + 1U))
		num_ints = MAX_SPI_ID + 1U;
726

727
	/* Restore GICD_IGROUPR for INTIDs 32 - 1019 */
728
729
	RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, igroupr, IGROUPR);

730
	/* Restore GICD_IPRIORITYR for INTIDs 32 - 1019 */
731
732
	RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, ipriorityr, IPRIORITYR);

733
	/* Restore GICD_ICFGR for INTIDs 32 - 1019 */
734
735
	RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, icfgr, ICFGR);

736
	/* Restore GICD_IGRPMODR for INTIDs 32 - 1019 */
737
738
	RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, igrpmodr, IGRPMODR);

739
	/* Restore GICD_NSACR for INTIDs 32 - 1019 */
740
741
	RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, nsacr, NSACR);

742
	/* Restore GICD_IROUTER for INTIDs 32 - 1019 */
743
744
745
746
747
748
749
	RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, irouter, IROUTER);

	/*
	 * Restore ISENABLER, ISPENDR and ISACTIVER after the interrupts are
	 * configured.
	 */

750
	/* Restore GICD_ISENABLER for INT_IDs 32 - 1019 */
751
752
	RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, isenabler, ISENABLER);

753
	/* Restore GICD_ISPENDR for INTIDs 32 - 1019 */
754
755
	RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, ispendr, ISPENDR);

756
	/* Restore GICD_ISACTIVER for INTIDs 32 - 1019 */
757
758
759
760
761
762
763
	RESTORE_GICD_REGS(gicd_base, dist_ctx, num_ints, isactiver, ISACTIVER);

	/* Restore the GICD_CTLR */
	gicd_write_ctlr(gicd_base, dist_ctx->gicd_ctlr);
	gicd_wait_for_pending_write(gicd_base);

}
764
765
766
767
768
769
770

/*******************************************************************************
 * This function gets the priority of the interrupt the processor is currently
 * servicing.
 ******************************************************************************/
unsigned int gicv3_get_running_priority(void)
{
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
771
	return (unsigned int)read_icc_rpr_el1();
772
}
773
774
775
776
777
778
779
780
781
782
783

/*******************************************************************************
 * This function checks if the interrupt identified by id is active (whether the
 * state is either active, or active and pending). The proc_num is used if the
 * interrupt is SGI or PPI and programs the corresponding Redistributor
 * interface.
 ******************************************************************************/
unsigned int gicv3_get_interrupt_active(unsigned int id, unsigned int proc_num)
{
	unsigned int value;

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
784
785
	assert(gicv3_driver_data != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
786
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
787
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
788
789
790
791
792
793
794
795
796
797
798
799
	assert(id <= MAX_SPI_ID);

	if (id < MIN_SPI_ID) {
		/* For SGIs and PPIs */
		value = gicr_get_isactiver0(
				gicv3_driver_data->rdistif_base_addrs[proc_num], id);
	} else {
		value = gicd_get_isactiver(gicv3_driver_data->gicd_base, id);
	}

	return value;
}
800
801
802
803
804
805
806
807

/*******************************************************************************
 * This function enables the interrupt identified by id. The proc_num
 * is used if the interrupt is SGI or PPI, and programs the corresponding
 * Redistributor interface.
 ******************************************************************************/
void gicv3_enable_interrupt(unsigned int id, unsigned int proc_num)
{
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
808
809
	assert(gicv3_driver_data != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
810
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
811
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
	assert(id <= MAX_SPI_ID);

	/*
	 * Ensure that any shared variable updates depending on out of band
	 * interrupt trigger are observed before enabling interrupt.
	 */
	dsbishst();
	if (id < MIN_SPI_ID) {
		/* For SGIs and PPIs */
		gicr_set_isenabler0(
				gicv3_driver_data->rdistif_base_addrs[proc_num],
				id);
	} else {
		gicd_set_isenabler(gicv3_driver_data->gicd_base, id);
	}
}

/*******************************************************************************
 * This function disables the interrupt identified by id. The proc_num
 * is used if the interrupt is SGI or PPI, and programs the corresponding
 * Redistributor interface.
 ******************************************************************************/
void gicv3_disable_interrupt(unsigned int id, unsigned int proc_num)
{
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
836
837
	assert(gicv3_driver_data != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
838
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
839
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
	assert(id <= MAX_SPI_ID);

	/*
	 * Disable interrupt, and ensure that any shared variable updates
	 * depending on out of band interrupt trigger are observed afterwards.
	 */
	if (id < MIN_SPI_ID) {
		/* For SGIs and PPIs */
		gicr_set_icenabler0(
				gicv3_driver_data->rdistif_base_addrs[proc_num],
				id);

		/* Write to clear enable requires waiting for pending writes */
		gicr_wait_for_pending_write(
				gicv3_driver_data->rdistif_base_addrs[proc_num]);
	} else {
		gicd_set_icenabler(gicv3_driver_data->gicd_base, id);

		/* Write to clear enable requires waiting for pending writes */
		gicd_wait_for_pending_write(gicv3_driver_data->gicd_base);
	}

	dsbishst();
}
864
865
866
867
868
869
870
871
872
873

/*******************************************************************************
 * This function sets the interrupt priority as supplied for the given interrupt
 * id.
 ******************************************************************************/
void gicv3_set_interrupt_priority(unsigned int id, unsigned int proc_num,
		unsigned int priority)
{
	uintptr_t gicr_base;

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
874
875
	assert(gicv3_driver_data != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
876
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
877
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
878
879
880
881
882
883
884
885
886
	assert(id <= MAX_SPI_ID);

	if (id < MIN_SPI_ID) {
		gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
		gicr_set_ipriorityr(gicr_base, id, priority);
	} else {
		gicd_set_ipriorityr(gicv3_driver_data->gicd_base, id, priority);
	}
}
887
888
889
890
891
892
893
894
895

/*******************************************************************************
 * This function assigns group for the interrupt identified by id. The proc_num
 * is used if the interrupt is SGI or PPI, and programs the corresponding
 * Redistributor interface. The group can be any of GICV3_INTR_GROUP*
 ******************************************************************************/
void gicv3_set_interrupt_type(unsigned int id, unsigned int proc_num,
		unsigned int type)
{
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
896
	bool igroup = false, grpmod = false;
897
898
	uintptr_t gicr_base;

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
899
900
	assert(gicv3_driver_data != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
901
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
902
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
903
904
905

	switch (type) {
	case INTR_GROUP1S:
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
906
907
		igroup = false;
		grpmod = true;
908
909
		break;
	case INTR_GROUP0:
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
910
911
		igroup = false;
		grpmod = false;
912
913
		break;
	case INTR_GROUP1NS:
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
914
915
		igroup = true;
		grpmod = false;
916
917
		break;
	default:
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
918
		assert(false);
919
		break;
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
	}

	if (id < MIN_SPI_ID) {
		gicr_base = gicv3_driver_data->rdistif_base_addrs[proc_num];
		if (igroup)
			gicr_set_igroupr0(gicr_base, id);
		else
			gicr_clr_igroupr0(gicr_base, id);

		if (grpmod)
			gicr_set_igrpmodr0(gicr_base, id);
		else
			gicr_clr_igrpmodr0(gicr_base, id);
	} else {
		/* Serialize read-modify-write to Distributor registers */
		spin_lock(&gic_lock);
		if (igroup)
			gicd_set_igroupr(gicv3_driver_data->gicd_base, id);
		else
			gicd_clr_igroupr(gicv3_driver_data->gicd_base, id);

		if (grpmod)
			gicd_set_igrpmodr(gicv3_driver_data->gicd_base, id);
		else
			gicd_clr_igrpmodr(gicv3_driver_data->gicd_base, id);
		spin_unlock(&gic_lock);
	}
}
948
949
950
951
952
953

/*******************************************************************************
 * This function raises the specified Secure Group 0 SGI.
 *
 * The target parameter must be a valid MPIDR in the system.
 ******************************************************************************/
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
954
void gicv3_raise_secure_g0_sgi(unsigned int sgi_num, u_register_t target)
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
{
	unsigned int tgt, aff3, aff2, aff1, aff0;
	uint64_t sgi_val;

	/* Verify interrupt number is in the SGI range */
	assert((sgi_num >= MIN_SGI_ID) && (sgi_num < MIN_PPI_ID));

	/* Extract affinity fields from target */
	aff0 = MPIDR_AFFLVL0_VAL(target);
	aff1 = MPIDR_AFFLVL1_VAL(target);
	aff2 = MPIDR_AFFLVL2_VAL(target);
	aff3 = MPIDR_AFFLVL3_VAL(target);

	/*
	 * Make target list from affinity 0, and ensure GICv3 SGI can target
	 * this PE.
	 */
	assert(aff0 < GICV3_MAX_SGI_TARGETS);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
973
	tgt = BIT_32(aff0);
974
975
976
977
978
979
980
981
982
983
984
985
986

	/* Raise SGI to PE specified by its affinity */
	sgi_val = GICV3_SGIR_VALUE(aff3, aff2, aff1, sgi_num, SGIR_IRM_TO_AFF,
			tgt);

	/*
	 * Ensure that any shared variable updates depending on out of band
	 * interrupt trigger are observed before raising SGI.
	 */
	dsbishst();
	write_icc_sgi0r_el1(sgi_val);
	isb();
}
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003

/*******************************************************************************
 * This function sets the interrupt routing for the given SPI interrupt id.
 * The interrupt routing is specified in routing mode and mpidr.
 *
 * The routing mode can be either of:
 *  - GICV3_IRM_ANY
 *  - GICV3_IRM_PE
 *
 * The mpidr is the affinity of the PE to which the interrupt will be routed,
 * and is ignored for routing mode GICV3_IRM_ANY.
 ******************************************************************************/
void gicv3_set_spi_routing(unsigned int id, unsigned int irm, u_register_t mpidr)
{
	unsigned long long aff;
	uint64_t router;

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
1004
1005
	assert(gicv3_driver_data != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
1006
1007

	assert((irm == GICV3_IRM_ANY) || (irm == GICV3_IRM_PE));
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
1008
	assert((id >= MIN_SPI_ID) && (id <= MAX_SPI_ID));
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018

	aff = gicd_irouter_val_from_mpidr(mpidr, irm);
	gicd_write_irouter(gicv3_driver_data->gicd_base, id, aff);

	/*
	 * In implementations that do not require 1 of N distribution of SPIs,
	 * IRM might be RAZ/WI. Read back and verify IRM bit.
	 */
	if (irm == GICV3_IRM_ANY) {
		router = gicd_read_irouter(gicv3_driver_data->gicd_base, id);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
1019
		if (((router >> IROUTER_IRM_SHIFT) & IROUTER_IRM_MASK) == 0U) {
1020
1021
1022
1023
1024
			ERROR("GICv3 implementation doesn't support routing ANY\n");
			panic();
		}
	}
}
1025
1026
1027
1028
1029
1030
1031
1032

/*******************************************************************************
 * This function clears the pending status of an interrupt identified by id.
 * The proc_num is used if the interrupt is SGI or PPI, and programs the
 * corresponding Redistributor interface.
 ******************************************************************************/
void gicv3_clear_interrupt_pending(unsigned int id, unsigned int proc_num)
{
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
1033
1034
	assert(gicv3_driver_data != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
1035
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
1036
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058

	/*
	 * Clear pending interrupt, and ensure that any shared variable updates
	 * depending on out of band interrupt trigger are observed afterwards.
	 */
	if (id < MIN_SPI_ID) {
		/* For SGIs and PPIs */
		gicr_set_icpendr0(gicv3_driver_data->rdistif_base_addrs[proc_num],
				id);
	} else {
		gicd_set_icpendr(gicv3_driver_data->gicd_base, id);
	}
	dsbishst();
}

/*******************************************************************************
 * This function sets the pending status of an interrupt identified by id.
 * The proc_num is used if the interrupt is SGI or PPI and programs the
 * corresponding Redistributor interface.
 ******************************************************************************/
void gicv3_set_interrupt_pending(unsigned int id, unsigned int proc_num)
{
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
1059
1060
	assert(gicv3_driver_data != NULL);
	assert(gicv3_driver_data->gicd_base != 0U);
1061
	assert(proc_num < gicv3_driver_data->rdistif_num);
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
1062
	assert(gicv3_driver_data->rdistif_base_addrs != NULL);
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076

	/*
	 * Ensure that any shared variable updates depending on out of band
	 * interrupt trigger are observed before setting interrupt pending.
	 */
	dsbishst();
	if (id < MIN_SPI_ID) {
		/* For SGIs and PPIs */
		gicr_set_ispendr0(gicv3_driver_data->rdistif_base_addrs[proc_num],
				id);
	} else {
		gicd_set_ispendr(gicv3_driver_data->gicd_base, id);
	}
}
1077
1078
1079
1080
1081
1082
1083
1084
1085

/*******************************************************************************
 * This function sets the PMR register with the supplied value. Returns the
 * original PMR.
 ******************************************************************************/
unsigned int gicv3_set_pmr(unsigned int mask)
{
	unsigned int old_mask;

Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
1086
	old_mask = (uint32_t) read_icc_pmr_el1();
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098

	/*
	 * Order memory updates w.r.t. PMR write, and ensure they're visible
	 * before potential out of band interrupt trigger because of PMR update.
	 * PMR system register writes are self-synchronizing, so no ISB required
	 * thereafter.
	 */
	dsbishst();
	write_icc_pmr_el1(mask);

	return old_mask;
}
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166

/*******************************************************************************
 * This function delegates the responsibility of discovering the corresponding
 * Redistributor frames to each CPU itself. It is a modified version of
 * gicv3_rdistif_base_addrs_probe() and is executed by each CPU in the platform
 * unlike the previous way in which only the Primary CPU did the discovery of
 * all the Redistributor frames for every CPU. It also handles the scenario in
 * which the frames of various CPUs are not contiguous in physical memory.
 ******************************************************************************/
int gicv3_rdistif_probe(const uintptr_t gicr_frame)
{
	u_register_t mpidr;
	unsigned int proc_num, proc_self;
	uint64_t typer_val;
	uintptr_t rdistif_base;
	bool gicr_frame_found = false;

	assert(gicv3_driver_data->gicr_base == 0U);

	/* Ensure this function is called with Data Cache enabled */
#ifndef __aarch64__
	assert((read_sctlr() & SCTLR_C_BIT) != 0U);
#else
	assert((read_sctlr_el3() & SCTLR_C_BIT) != 0U);
#endif /* !__aarch64__ */

	proc_self = gicv3_driver_data->mpidr_to_core_pos(read_mpidr_el1());
	rdistif_base = gicr_frame;
	do {
		typer_val = gicr_read_typer(rdistif_base);
		if (gicv3_driver_data->mpidr_to_core_pos != NULL) {
			mpidr = mpidr_from_gicr_typer(typer_val);
			proc_num = gicv3_driver_data->mpidr_to_core_pos(mpidr);
		} else {
			proc_num = (unsigned int)(typer_val >> TYPER_PROC_NUM_SHIFT) &
					TYPER_PROC_NUM_MASK;
		}
		if (proc_num == proc_self) {
			/* The base address doesn't need to be initialized on
			 * every warm boot.
			 */
			if (gicv3_driver_data->rdistif_base_addrs[proc_num] != 0U)
				return 0;
			gicv3_driver_data->rdistif_base_addrs[proc_num] =
			rdistif_base;
			gicr_frame_found = true;
			break;
		}
		rdistif_base += (uintptr_t)(ULL(1) << GICR_PCPUBASE_SHIFT);
	} while ((typer_val & TYPER_LAST_BIT) == 0U);

	if (!gicr_frame_found)
		return -1;

	/*
	 * Flush the driver data to ensure coherency. This is
	 * not required if platform has HW_ASSISTED_COHERENCY
	 * enabled.
	 */
#if !HW_ASSISTED_COHERENCY
	/*
	 * Flush the rdistif_base_addrs[] contents linked to the GICv3 driver.
	 */
	flush_dcache_range((uintptr_t)&(gicv3_driver_data->rdistif_base_addrs[proc_num]),
		sizeof(*(gicv3_driver_data->rdistif_base_addrs)));
#endif
	return 0; /* Found matching GICR frame */
}