fvp_common.c 10.4 KB
Newer Older
1
/*
Roberto Vargas's avatar
Roberto Vargas committed
2
 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#include <arm_config.h>
#include <arm_def.h>
9
#include <arm_spm_def.h>
10
11
#include <assert.h>
#include <cci.h>
12
#include <ccn.h>
13
#include <debug.h>
14
#include <gicv2.h>
15
#include <mmio.h>
16
#include <plat_arm.h>
17
#include <platform.h>
18
#include <secure_partition.h>
19
#include <v2m_def.h>
20
21
#include <xlat_tables_compat.h>

22
#include "../fvp_def.h"
Roberto Vargas's avatar
Roberto Vargas committed
23
#include "fvp_private.h"
24

25
26
27
28
/* Defines for GIC Driver build time selection */
#define FVP_GICV2		1
#define FVP_GICV3		2

29
/*******************************************************************************
30
31
 * arm_config holds the characteristics of the differences between the three FVP
 * platforms (Base, A53_A57 & Foundation). It will be populated during cold boot
32
33
34
 * at each boot stage by the primary before enabling the MMU (to allow
 * interconnect configuration) & used thereafter. Each BL will have its own copy
 * to allow independent operation.
35
 ******************************************************************************/
36
arm_config_t arm_config;
37
38
39
40
41
42
43
44
45

#define MAP_DEVICE0	MAP_REGION_FLAT(DEVICE0_BASE,			\
					DEVICE0_SIZE,			\
					MT_DEVICE | MT_RW | MT_SECURE)

#define MAP_DEVICE1	MAP_REGION_FLAT(DEVICE1_BASE,			\
					DEVICE1_SIZE,			\
					MT_DEVICE | MT_RW | MT_SECURE)

46
47
48
49
/*
 * Need to be mapped with write permissions in order to set a new non-volatile
 * counter value.
 */
50
51
#define MAP_DEVICE2	MAP_REGION_FLAT(DEVICE2_BASE,			\
					DEVICE2_SIZE,			\
52
					MT_DEVICE | MT_RW | MT_SECURE)
53

54
/*
55
 * Table of memory regions for various BL stages to map using the MMU.
56
57
 * This doesn't include Trusted SRAM as setup_page_tables() already takes care
 * of mapping it.
58
59
60
 *
 * The flash needs to be mapped as writable in order to erase the FIP's Table of
 * Contents in case of unrecoverable error (see plat_error_handler()).
61
 */
62
#ifdef IMAGE_BL1
63
64
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
65
	V2M_MAP_FLASH0_RW,
66
	V2M_MAP_IOFPGA,
67
68
	MAP_DEVICE0,
	MAP_DEVICE1,
69
#if TRUSTED_BOARD_BOOT
70
71
72
	/* To access the Root of Trust Public Key registers. */
	MAP_DEVICE2,
	/* Map DRAM to authenticate NS_BL2U image. */
73
74
	ARM_MAP_NS_DRAM1,
#endif
75
76
77
	{0}
};
#endif
78
#ifdef IMAGE_BL2
79
80
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
81
	V2M_MAP_FLASH0_RW,
82
	V2M_MAP_IOFPGA,
83
84
	MAP_DEVICE0,
	MAP_DEVICE1,
85
	ARM_MAP_NS_DRAM1,
86
87
88
#ifdef AARCH64
	ARM_MAP_DRAM2,
#endif
89
#ifdef SPD_tspd
90
	ARM_MAP_TSP_SEC_MEM,
91
#endif
92
93
94
#if TRUSTED_BOARD_BOOT
	/* To access the Root of Trust Public Key registers. */
	MAP_DEVICE2,
95
#if !BL2_AT_EL3
96
	ARM_MAP_BL1_RW,
97
#endif
98
#endif /* TRUSTED_BOARD_BOOT */
99
#if ENABLE_SPM && SPM_DEPRECATED
100
101
	ARM_SP_IMAGE_MMAP,
#endif
102
103
104
#if ENABLE_SPM && !SPM_DEPRECATED
	PLAT_MAP_SP_PACKAGE_MEM_RW,
#endif
David Wang's avatar
David Wang committed
105
106
#if ARM_BL31_IN_DRAM
	ARM_MAP_BL31_SEC_DRAM,
107
108
#endif
#ifdef SPD_opteed
109
	ARM_MAP_OPTEE_CORE_MEM,
110
	ARM_OPTEE_PAGEABLE_LOAD_MEM,
David Wang's avatar
David Wang committed
111
#endif
112
113
114
	{0}
};
#endif
115
#ifdef IMAGE_BL2U
116
117
118
119
120
121
const mmap_region_t plat_arm_mmap[] = {
	MAP_DEVICE0,
	V2M_MAP_IOFPGA,
	{0}
};
#endif
122
#ifdef IMAGE_BL31
123
124
const mmap_region_t plat_arm_mmap[] = {
	ARM_MAP_SHARED_RAM,
125
	ARM_MAP_EL3_TZC_DRAM,
126
	V2M_MAP_IOFPGA,
127
128
	MAP_DEVICE0,
	MAP_DEVICE1,
129
	ARM_V2M_MAP_MEM_PROTECT,
130
#if ENABLE_SPM && SPM_DEPRECATED
131
	ARM_SPM_BUF_EL3_MMAP,
132
133
134
#endif
#if ENABLE_SPM && !SPM_DEPRECATED
	PLAT_MAP_SP_PACKAGE_MEM_RO,
135
136
137
138
#endif
	{0}
};

139
#if ENABLE_SPM && defined(IMAGE_BL31) && SPM_DEPRECATED
140
141
const mmap_region_t plat_arm_secure_partition_mmap[] = {
	V2M_MAP_IOFPGA_EL0, /* for the UART */
142
143
144
	MAP_REGION_FLAT(DEVICE0_BASE,				\
			DEVICE0_SIZE,				\
			MT_DEVICE | MT_RO | MT_SECURE | MT_USER),
145
146
147
148
	ARM_SP_IMAGE_MMAP,
	ARM_SP_IMAGE_NS_BUF_MMAP,
	ARM_SP_IMAGE_RW_MMAP,
	ARM_SPM_BUF_EL0_MMAP,
149
150
151
	{0}
};
#endif
152
#endif
153
#ifdef IMAGE_BL32
154
const mmap_region_t plat_arm_mmap[] = {
155
156
#ifdef AARCH32
	ARM_MAP_SHARED_RAM,
157
	ARM_V2M_MAP_MEM_PROTECT,
158
#endif
159
	V2M_MAP_IOFPGA,
160
161
	MAP_DEVICE0,
	MAP_DEVICE1,
162
163
	{0}
};
164
#endif
165

166
ARM_CASSERT_MMAP
167

168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
#if FVP_INTERCONNECT_DRIVER != FVP_CCN
static const int fvp_cci400_map[] = {
	PLAT_FVP_CCI400_CLUS0_SL_PORT,
	PLAT_FVP_CCI400_CLUS1_SL_PORT,
};

static const int fvp_cci5xx_map[] = {
	PLAT_FVP_CCI5XX_CLUS0_SL_PORT,
	PLAT_FVP_CCI5XX_CLUS1_SL_PORT,
};

static unsigned int get_interconnect_master(void)
{
	unsigned int master;
	u_register_t mpidr;

	mpidr = read_mpidr_el1();
185
	master = ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) ?
186
187
188
189
190
191
		MPIDR_AFFLVL2_VAL(mpidr) : MPIDR_AFFLVL1_VAL(mpidr);

	assert(master < FVP_CLUSTER_COUNT);
	return master;
}
#endif
192

193
#if ENABLE_SPM && defined(IMAGE_BL31) && SPM_DEPRECATED
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
/*
 * Boot information passed to a secure partition during initialisation. Linear
 * indices in MP information will be filled at runtime.
 */
static secure_partition_mp_info_t sp_mp_info[] = {
	[0] = {0x80000000, 0},
	[1] = {0x80000001, 0},
	[2] = {0x80000002, 0},
	[3] = {0x80000003, 0},
	[4] = {0x80000100, 0},
	[5] = {0x80000101, 0},
	[6] = {0x80000102, 0},
	[7] = {0x80000103, 0},
};

const secure_partition_boot_info_t plat_arm_secure_partition_boot_info = {
	.h.type              = PARAM_SP_IMAGE_BOOT_INFO,
	.h.version           = VERSION_1,
	.h.size              = sizeof(secure_partition_boot_info_t),
	.h.attr              = 0,
	.sp_mem_base         = ARM_SP_IMAGE_BASE,
	.sp_mem_limit        = ARM_SP_IMAGE_LIMIT,
	.sp_image_base       = ARM_SP_IMAGE_BASE,
	.sp_stack_base       = PLAT_SP_IMAGE_STACK_BASE,
	.sp_heap_base        = ARM_SP_IMAGE_HEAP_BASE,
	.sp_ns_comm_buf_base = ARM_SP_IMAGE_NS_BUF_BASE,
	.sp_shared_buf_base  = PLAT_SPM_BUF_BASE,
	.sp_image_size       = ARM_SP_IMAGE_SIZE,
	.sp_pcpu_stack_size  = PLAT_SP_IMAGE_STACK_PCPU_SIZE,
	.sp_heap_size        = ARM_SP_IMAGE_HEAP_SIZE,
	.sp_ns_comm_buf_size = ARM_SP_IMAGE_NS_BUF_SIZE,
	.sp_shared_buf_size  = PLAT_SPM_BUF_SIZE,
	.num_sp_mem_regions  = ARM_SP_IMAGE_NUM_MEM_REGIONS,
	.num_cpus            = PLATFORM_CORE_COUNT,
	.mp_info             = &sp_mp_info[0],
};

const struct mmap_region *plat_get_secure_partition_mmap(void *cookie)
{
	return plat_arm_secure_partition_mmap;
}

const struct secure_partition_boot_info *plat_get_secure_partition_boot_info(
		void *cookie)
{
	return &plat_arm_secure_partition_boot_info;
}
#endif

243
244
245
246
247
248
249
/*******************************************************************************
 * A single boot loader stack is expected to work on both the Foundation FVP
 * models and the two flavours of the Base FVP models (AEMv8 & Cortex). The
 * SYS_ID register provides a mechanism for detecting the differences between
 * these platforms. This information is stored in a per-BL array to allow the
 * code to take the correct path.Per BL platform configuration.
 ******************************************************************************/
250
void __init fvp_config_setup(void)
251
{
252
	unsigned int rev, hbi, bld, arch, sys_id;
253

254
255
256
257
258
	sys_id = mmio_read_32(V2M_SYSREGS_BASE + V2M_SYS_ID);
	rev = (sys_id >> V2M_SYS_ID_REV_SHIFT) & V2M_SYS_ID_REV_MASK;
	hbi = (sys_id >> V2M_SYS_ID_HBI_SHIFT) & V2M_SYS_ID_HBI_MASK;
	bld = (sys_id >> V2M_SYS_ID_BLD_SHIFT) & V2M_SYS_ID_BLD_MASK;
	arch = (sys_id >> V2M_SYS_ID_ARCH_SHIFT) & V2M_SYS_ID_ARCH_MASK;
259

260
261
	if (arch != ARCH_MODEL) {
		ERROR("This firmware is for FVP models\n");
262
		panic();
263
	}
264
265
266
267
268
269
270

	/*
	 * The build field in the SYS_ID tells which variant of the GIC
	 * memory is implemented by the model.
	 */
	switch (bld) {
	case BLD_GIC_VE_MMAP:
271
272
		ERROR("Legacy Versatile Express memory map for GIC peripheral"
				" is not supported\n");
273
		panic();
274
275
276
277
		break;
	case BLD_GIC_A53A57_MMAP:
		break;
	default:
278
279
		ERROR("Unsupported board build %x\n", bld);
		panic();
280
281
282
283
284
285
286
	}

	/*
	 * The hbi field in the SYS_ID is 0x020 for the Base FVP & 0x010
	 * for the Foundation FVP.
	 */
	switch (hbi) {
287
288
	case HBI_FOUNDATION_FVP:
		arm_config.flags = 0;
289
290
291
292
293
294

		/*
		 * Check for supported revisions of Foundation FVP
		 * Allow future revisions to run but emit warning diagnostic
		 */
		switch (rev) {
295
296
297
		case REV_FOUNDATION_FVP_V2_0:
		case REV_FOUNDATION_FVP_V2_1:
		case REV_FOUNDATION_FVP_v9_1:
298
		case REV_FOUNDATION_FVP_v9_6:
299
300
301
302
303
			break;
		default:
			WARN("Unrecognized Foundation FVP revision %x\n", rev);
			break;
		}
304
		break;
305
	case HBI_BASE_FVP:
306
		arm_config.flags |= (ARM_CONFIG_BASE_MMAP | ARM_CONFIG_HAS_TZC);
307
308
309
310
311
312

		/*
		 * Check for supported revisions
		 * Allow future revisions to run but emit warning diagnostic
		 */
		switch (rev) {
313
		case REV_BASE_FVP_V0:
314
315
316
			arm_config.flags |= ARM_CONFIG_FVP_HAS_CCI400;
			break;
		case REV_BASE_FVP_REVC:
317
			arm_config.flags |= (ARM_CONFIG_FVP_HAS_SMMUV3 |
318
					ARM_CONFIG_FVP_HAS_CCI5XX);
319
320
321
322
323
			break;
		default:
			WARN("Unrecognized Base FVP revision %x\n", rev);
			break;
		}
324
325
		break;
	default:
326
327
		ERROR("Unsupported board HBI number 0x%x\n", hbi);
		panic();
328
	}
329
330
331
332
333
334

	/*
	 * We assume that the presence of MT bit, and therefore shifted
	 * affinities, is uniform across the platform: either all CPUs, or no
	 * CPUs implement it.
	 */
335
	if ((read_mpidr_el1() & MPIDR_MT_MASK) != 0U)
336
		arm_config.flags |= ARM_CONFIG_FVP_SHIFTED_AFF;
337
}
338

339

340
void __init fvp_interconnect_init(void)
341
{
342
#if FVP_INTERCONNECT_DRIVER == FVP_CCN
343
	if (ccn_get_part0_id(PLAT_ARM_CCN_BASE) != CCN_502_PART0_ID) {
344
		ERROR("Unrecognized CCN variant detected. Only CCN-502 is supported");
345
346
347
348
349
		panic();
	}

	plat_arm_interconnect_init();
#else
350
351
352
	uintptr_t cci_base = 0U;
	const int *cci_map = NULL;
	unsigned int map_size = 0U;
353
354

	/* Initialize the right interconnect */
355
	if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI5XX) != 0U) {
356
357
358
		cci_base = PLAT_FVP_CCI5XX_BASE;
		cci_map = fvp_cci5xx_map;
		map_size = ARRAY_SIZE(fvp_cci5xx_map);
359
	} else if ((arm_config.flags & ARM_CONFIG_FVP_HAS_CCI400) != 0U) {
360
361
362
		cci_base = PLAT_FVP_CCI400_BASE;
		cci_map = fvp_cci400_map;
		map_size = ARRAY_SIZE(fvp_cci400_map);
363
364
	} else {
		return;
365
	}
366

367
368
	assert(cci_base != 0U);
	assert(cci_map != NULL);
369
370
	cci_init(cci_base, cci_map, map_size);
#endif
371
372
}

373
void fvp_interconnect_enable(void)
374
{
375
376
377
378
379
#if FVP_INTERCONNECT_DRIVER == FVP_CCN
	plat_arm_interconnect_enter_coherency();
#else
	unsigned int master;

380
381
	if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
				 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
382
383
384
385
		master = get_interconnect_master();
		cci_enable_snoop_dvm_reqs(master);
	}
#endif
386
387
}

388
void fvp_interconnect_disable(void)
389
{
390
391
392
393
394
#if FVP_INTERCONNECT_DRIVER == FVP_CCN
	plat_arm_interconnect_exit_coherency();
#else
	unsigned int master;

395
396
	if ((arm_config.flags & (ARM_CONFIG_FVP_HAS_CCI400 |
				 ARM_CONFIG_FVP_HAS_CCI5XX)) != 0U) {
397
398
399
400
		master = get_interconnect_master();
		cci_disable_snoop_dvm_reqs(master);
	}
#endif
401
}
402

403
#if TRUSTED_BOARD_BOOT
404
405
406
407
408
409
410
411
int plat_get_mbedtls_heap(void **heap_addr, size_t *heap_size)
{
	assert(heap_addr != NULL);
	assert(heap_size != NULL);

	return arm_get_mbedtls_heap(heap_addr, heap_size);
}
#endif