• Dimitris Papastamos's avatar
    Workaround for CVE-2017-5715 for Cortex A9, A15 and A17 · e4b34efa
    Dimitris Papastamos authored
    
    
    A per-cpu vbar is installed that implements the workaround by
    invalidating the branch target buffer (BTB) directly in the case of A9
    and A17 and indirectly by invalidating the icache in the case of A15.
    
    For Cortex A57 and A72 there is currently no workaround implemented
    when EL3 is in AArch32 mode so report it as missing.
    
    For other vulnerable CPUs (e.g. Cortex A73 and Cortex A75), there are
    no changes since there is currently no upstream AArch32 EL3 support
    for these CPUs.
    
    Change-Id: Ib42c6ef0b3c9ff2878a9e53839de497ff736258f
    Signed-off-by: default avatarDimitris Papastamos <dimitris.papastamos@arm.com>
    e4b34efa
cortex_a72.S 6.49 KB