Unverified Commit ed43437d authored by Antonio Niño Díaz's avatar Antonio Niño Díaz Committed by GitHub
Browse files

Merge pull request #1838 from chandnich/rename

Apply official names to SGI-Clark Platforms
parents 39718ea5 240f03b7
/* /*
* Copyright (c) 2018, Arm Limited. All rights reserved. * Copyright (c) 2018-2019, Arm Limited. All rights reserved.
* *
* SPDX-License-Identifier: BSD-3-Clause * SPDX-License-Identifier: BSD-3-Clause
*/ */
...@@ -7,7 +7,7 @@ ...@@ -7,7 +7,7 @@
/dts-v1/; /dts-v1/;
/ { / {
/* compatible string */ /* compatible string */
compatible = "arm,sgi-clark"; compatible = "arm,rd-e1edge";
/* /*
* Place holder for system-id node with default values. The * Place holder for system-id node with default values. The
......
/* /*
* Copyright (c) 2018, Arm Limited. All rights reserved. * Copyright (c) 2018-2019, Arm Limited. All rights reserved.
* *
* SPDX-License-Identifier: BSD-3-Clause * SPDX-License-Identifier: BSD-3-Clause
*/ */
...@@ -18,8 +18,8 @@ ...@@ -18,8 +18,8 @@
#define PLAT_CSS_MHU_BASE UL(0x45400000) #define PLAT_CSS_MHU_BASE UL(0x45400000)
/* Base address of DMC-620 instances */ /* Base address of DMC-620 instances */
#define SGICLARKH_DMC620_BASE0 UL(0x4e000000) #define RDE1EDGE_DMC620_BASE0 UL(0x4e000000)
#define SGICLARKH_DMC620_BASE1 UL(0x4e100000) #define RDE1EDGE_DMC620_BASE1 UL(0x4e100000)
#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2 #define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
......
...@@ -6,34 +6,34 @@ ...@@ -6,34 +6,34 @@
include plat/arm/css/sgi/sgi-common.mk include plat/arm/css/sgi/sgi-common.mk
SGICLARKH_BASE = plat/arm/board/sgiclarkh RDE1EDGE_BASE = plat/arm/board/rde1edge
PLAT_INCLUDES += -I${SGICLARKH_BASE}/include/ PLAT_INCLUDES += -I${RDE1EDGE_BASE}/include/
SGI_CPU_SOURCES := lib/cpus/aarch64/neoverse_e1.S SGI_CPU_SOURCES := lib/cpus/aarch64/neoverse_e1.S
BL1_SOURCES += ${SGI_CPU_SOURCES} BL1_SOURCES += ${SGI_CPU_SOURCES}
BL2_SOURCES += ${SGICLARKH_BASE}/sgiclarkh_plat.c \ BL2_SOURCES += ${RDE1EDGE_BASE}/rde1edge_plat.c \
${SGICLARKH_BASE}/sgiclarkh_security.c \ ${RDE1EDGE_BASE}/rde1edge_security.c \
drivers/arm/tzc/tzc_dmc620.c \ drivers/arm/tzc/tzc_dmc620.c \
lib/utils/mem_region.c \ lib/utils/mem_region.c \
plat/arm/common/arm_nor_psci_mem_protect.c plat/arm/common/arm_nor_psci_mem_protect.c
BL31_SOURCES += ${SGI_CPU_SOURCES} \ BL31_SOURCES += ${SGI_CPU_SOURCES} \
${SGICLARKH_BASE}/sgiclarkh_plat.c \ ${RDE1EDGE_BASE}/rde1edge_plat.c \
drivers/cfi/v2m/v2m_flash.c \ drivers/cfi/v2m/v2m_flash.c \
lib/utils/mem_region.c \ lib/utils/mem_region.c \
plat/arm/common/arm_nor_psci_mem_protect.c plat/arm/common/arm_nor_psci_mem_protect.c
# Add the FDT_SOURCES and options for Dynamic Config # Add the FDT_SOURCES and options for Dynamic Config
FDT_SOURCES += ${SGICLARKH_BASE}/fdts/${PLAT}_tb_fw_config.dts FDT_SOURCES += ${RDE1EDGE_BASE}/fdts/${PLAT}_tb_fw_config.dts
TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
# Add the TB_FW_CONFIG to FIP and specify the same to certtool # Add the TB_FW_CONFIG to FIP and specify the same to certtool
$(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config)) $(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config))
FDT_SOURCES += ${SGICLARKH_BASE}/fdts/${PLAT}_nt_fw_config.dts FDT_SOURCES += ${RDE1EDGE_BASE}/fdts/${PLAT}_nt_fw_config.dts
NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
# Add the NT_FW_CONFIG to FIP and specify the same to certtool # Add the NT_FW_CONFIG to FIP and specify the same to certtool
......
/* /*
* Copyright (c) 2018, Arm Limited. All rights reserved. * Copyright (c) 2019, Arm Limited. All rights reserved.
* *
* SPDX-License-Identifier: BSD-3-Clause * SPDX-License-Identifier: BSD-3-Clause
*/ */
...@@ -9,17 +9,17 @@ ...@@ -9,17 +9,17 @@
#include <common/debug.h> #include <common/debug.h>
#include <drivers/arm/tzc_dmc620.h> #include <drivers/arm/tzc_dmc620.h>
uintptr_t sgiclarkh_dmc_base[] = { uintptr_t rde1edge_dmc_base[] = {
SGICLARKH_DMC620_BASE0, RDE1EDGE_DMC620_BASE0,
SGICLARKH_DMC620_BASE1 RDE1EDGE_DMC620_BASE1
}; };
static const tzc_dmc620_driver_data_t sgiclarkh_plat_driver_data = { static const tzc_dmc620_driver_data_t rde1edge_plat_driver_data = {
.dmc_base = sgiclarkh_dmc_base, .dmc_base = rde1edge_dmc_base,
.dmc_count = ARRAY_SIZE(sgiclarkh_dmc_base) .dmc_count = ARRAY_SIZE(rde1edge_dmc_base)
}; };
static const tzc_dmc620_acc_addr_data_t sgiclarkh_acc_addr_data[] = { static const tzc_dmc620_acc_addr_data_t rde1edge_acc_addr_data[] = {
{ {
.region_base = ARM_AP_TZC_DRAM1_BASE, .region_base = ARM_AP_TZC_DRAM1_BASE,
.region_top = ARM_AP_TZC_DRAM1_BASE + ARM_TZC_DRAM1_SIZE - 1, .region_top = ARM_AP_TZC_DRAM1_BASE + ARM_TZC_DRAM1_SIZE - 1,
...@@ -27,14 +27,14 @@ static const tzc_dmc620_acc_addr_data_t sgiclarkh_acc_addr_data[] = { ...@@ -27,14 +27,14 @@ static const tzc_dmc620_acc_addr_data_t sgiclarkh_acc_addr_data[] = {
} }
}; };
static const tzc_dmc620_config_data_t sgiclarkh_plat_config_data = { static const tzc_dmc620_config_data_t rde1edge_plat_config_data = {
.plat_drv_data = &sgiclarkh_plat_driver_data, .plat_drv_data = &rde1edge_plat_driver_data,
.plat_acc_addr_data = sgiclarkh_acc_addr_data, .plat_acc_addr_data = rde1edge_acc_addr_data,
.acc_addr_count = ARRAY_SIZE(sgiclarkh_acc_addr_data) .acc_addr_count = ARRAY_SIZE(rde1edge_acc_addr_data)
}; };
/* Initialize the secure environment */ /* Initialize the secure environment */
void plat_arm_security_setup(void) void plat_arm_security_setup(void)
{ {
arm_tzc_dmc620_setup(&sgiclarkh_plat_config_data); arm_tzc_dmc620_setup(&rde1edge_plat_config_data);
} }
/* /*
* Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
* *
* SPDX-License-Identifier: BSD-3-Clause * SPDX-License-Identifier: BSD-3-Clause
*/ */
...@@ -7,7 +7,7 @@ ...@@ -7,7 +7,7 @@
/dts-v1/; /dts-v1/;
/ { / {
/* compatible string */ /* compatible string */
compatible = "arm,sgi-clark"; compatible = "arm,rd-n1edge";
/* /*
* Place holder for system-id node with default values. The * Place holder for system-id node with default values. The
......
/* /*
* Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
* *
* SPDX-License-Identifier: BSD-3-Clause * SPDX-License-Identifier: BSD-3-Clause
*/ */
...@@ -18,8 +18,8 @@ ...@@ -18,8 +18,8 @@
#define PLAT_CSS_MHU_BASE UL(0x45400000) #define PLAT_CSS_MHU_BASE UL(0x45400000)
/* Base address of DMC-620 instances */ /* Base address of DMC-620 instances */
#define SGICLARKA_DMC620_BASE0 UL(0x4e000000) #define RDN1EDGE_DMC620_BASE0 UL(0x4e000000)
#define SGICLARKA_DMC620_BASE1 UL(0x4e100000) #define RDN1EDGE_DMC620_BASE1 UL(0x4e100000)
/* System power domain level */ /* System power domain level */
#define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2 #define CSS_SYSTEM_PWR_DMN_LVL ARM_PWR_LVL2
......
...@@ -6,34 +6,34 @@ ...@@ -6,34 +6,34 @@
include plat/arm/css/sgi/sgi-common.mk include plat/arm/css/sgi/sgi-common.mk
SGICLARKA_BASE = plat/arm/board/sgiclarka RDN1EDGE_BASE = plat/arm/board/rdn1edge
PLAT_INCLUDES += -I${SGICLARKA_BASE}/include/ PLAT_INCLUDES += -I${RDN1EDGE_BASE}/include/
SGI_CPU_SOURCES := lib/cpus/aarch64/neoverse_n1.S SGI_CPU_SOURCES := lib/cpus/aarch64/neoverse_n1.S
BL1_SOURCES += ${SGI_CPU_SOURCES} BL1_SOURCES += ${SGI_CPU_SOURCES}
BL2_SOURCES += ${SGICLARKA_BASE}/sgiclarka_plat.c \ BL2_SOURCES += ${RDN1EDGE_BASE}/rdn1edge_plat.c \
${SGICLARKA_BASE}/sgiclarka_security.c \ ${RDN1EDGE_BASE}/rdn1edge_security.c \
drivers/arm/tzc/tzc_dmc620.c \ drivers/arm/tzc/tzc_dmc620.c \
lib/utils/mem_region.c \ lib/utils/mem_region.c \
plat/arm/common/arm_nor_psci_mem_protect.c plat/arm/common/arm_nor_psci_mem_protect.c
BL31_SOURCES += ${SGI_CPU_SOURCES} \ BL31_SOURCES += ${SGI_CPU_SOURCES} \
${SGICLARKA_BASE}/sgiclarka_plat.c \ ${RDN1EDGE_BASE}/rdn1edge_plat.c \
drivers/cfi/v2m/v2m_flash.c \ drivers/cfi/v2m/v2m_flash.c \
lib/utils/mem_region.c \ lib/utils/mem_region.c \
plat/arm/common/arm_nor_psci_mem_protect.c plat/arm/common/arm_nor_psci_mem_protect.c
# Add the FDT_SOURCES and options for Dynamic Config # Add the FDT_SOURCES and options for Dynamic Config
FDT_SOURCES += ${SGICLARKA_BASE}/fdts/${PLAT}_tb_fw_config.dts FDT_SOURCES += ${RDN1EDGE_BASE}/fdts/${PLAT}_tb_fw_config.dts
TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb TB_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_tb_fw_config.dtb
# Add the TB_FW_CONFIG to FIP and specify the same to certtool # Add the TB_FW_CONFIG to FIP and specify the same to certtool
$(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config)) $(eval $(call TOOL_ADD_PAYLOAD,${TB_FW_CONFIG},--tb-fw-config))
FDT_SOURCES += ${SGICLARKA_BASE}/fdts/${PLAT}_nt_fw_config.dts FDT_SOURCES += ${RDN1EDGE_BASE}/fdts/${PLAT}_nt_fw_config.dts
NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb NT_FW_CONFIG := ${BUILD_PLAT}/fdts/${PLAT}_nt_fw_config.dtb
# Add the NT_FW_CONFIG to FIP and specify the same to certtool # Add the NT_FW_CONFIG to FIP and specify the same to certtool
......
/* /*
* Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. * Copyright (c) 2019, ARM Limited. All rights reserved.
* *
* SPDX-License-Identifier: BSD-3-Clause * SPDX-License-Identifier: BSD-3-Clause
*/ */
...@@ -9,17 +9,17 @@ ...@@ -9,17 +9,17 @@
#include <common/debug.h> #include <common/debug.h>
#include <drivers/arm/tzc_dmc620.h> #include <drivers/arm/tzc_dmc620.h>
uintptr_t sgiclarka_dmc_base[] = { uintptr_t rdn1edge_dmc_base[] = {
SGICLARKA_DMC620_BASE0, RDN1EDGE_DMC620_BASE0,
SGICLARKA_DMC620_BASE1 RDN1EDGE_DMC620_BASE1
}; };
static const tzc_dmc620_driver_data_t sgiclarka_plat_driver_data = { static const tzc_dmc620_driver_data_t rdn1edge_plat_driver_data = {
.dmc_base = sgiclarka_dmc_base, .dmc_base = rdn1edge_dmc_base,
.dmc_count = ARRAY_SIZE(sgiclarka_dmc_base) .dmc_count = ARRAY_SIZE(rdn1edge_dmc_base)
}; };
static const tzc_dmc620_acc_addr_data_t sgiclarka_acc_addr_data[] = { static const tzc_dmc620_acc_addr_data_t rdn1edge_acc_addr_data[] = {
{ {
.region_base = ARM_AP_TZC_DRAM1_BASE, .region_base = ARM_AP_TZC_DRAM1_BASE,
.region_top = ARM_AP_TZC_DRAM1_BASE + ARM_TZC_DRAM1_SIZE - 1, .region_top = ARM_AP_TZC_DRAM1_BASE + ARM_TZC_DRAM1_SIZE - 1,
...@@ -27,14 +27,14 @@ static const tzc_dmc620_acc_addr_data_t sgiclarka_acc_addr_data[] = { ...@@ -27,14 +27,14 @@ static const tzc_dmc620_acc_addr_data_t sgiclarka_acc_addr_data[] = {
} }
}; };
static const tzc_dmc620_config_data_t sgiclarka_plat_config_data = { static const tzc_dmc620_config_data_t rdn1edge_plat_config_data = {
.plat_drv_data = &sgiclarka_plat_driver_data, .plat_drv_data = &rdn1edge_plat_driver_data,
.plat_acc_addr_data = sgiclarka_acc_addr_data, .plat_acc_addr_data = rdn1edge_acc_addr_data,
.acc_addr_count = ARRAY_SIZE(sgiclarka_acc_addr_data) .acc_addr_count = ARRAY_SIZE(rdn1edge_acc_addr_data)
}; };
/* Initialize the secure environment */ /* Initialize the secure environment */
void plat_arm_security_setup(void) void plat_arm_security_setup(void)
{ {
arm_tzc_dmc620_setup(&sgiclarka_plat_config_data); arm_tzc_dmc620_setup(&rdn1edge_plat_config_data);
} }
...@@ -194,7 +194,7 @@ This release also contains the following platform support: ...@@ -194,7 +194,7 @@ This release also contains the following platform support:
- Allwinner sun50i_64 and sun50i_h6 - Allwinner sun50i_64 and sun50i_h6
- Amlogic Meson S905 (GXBB) - Amlogic Meson S905 (GXBB)
- Arm SGI-575, SGI Clark.A, SGI Clark.H and SGM-775 - Arm SGI-575, RDN1Edge, RDE1Edge and SGM-775
- Arm Neoverse N1 System Development Platform - Arm Neoverse N1 System Development Platform
- HiKey, HiKey960 and Poplar boards - HiKey, HiKey960 and Poplar boards
- Marvell Armada 3700 and 8K - Marvell Armada 3700 and 8K
......
Markdown is supported
0% or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment