/* * Copyright (c) 2016, ARM Limited and Contributors. All rights reserved. * * Redistribution and use in source and binary forms, with or without * modification, are permitted provided that the following conditions are met: * * Redistributions of source code must retain the above copyright notice, this * list of conditions and the following disclaimer. * * Redistributions in binary form must reproduce the above copyright notice, * this list of conditions and the following disclaimer in the documentation * and/or other materials provided with the distribution. * * Neither the name of ARM nor the names of its contributors may be used * to endorse or promote products derived from this software without specific * prior written permission. * * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE * POSSIBILITY OF SUCH DAMAGE. */ #include #include #include #include #include #include #include #include #include void m0_init(void) { /* secure config for M0 */ mmio_write_32(SGRF_BASE + SGRF_PMU_CON(0), WMSK_BIT(7)); mmio_write_32(SGRF_BASE + SGRF_SOC_CON6, WMSK_BIT(12)); /* set the execute address for M0 */ mmio_write_32(SGRF_BASE + SGRF_PMU_CON(3), BITS_WITH_WMASK((M0_BINCODE_BASE >> 12) & 0xffff, 0xffff, 0)); mmio_write_32(SGRF_BASE + SGRF_PMU_CON(7), BITS_WITH_WMASK((M0_BINCODE_BASE >> 28) & 0xf, 0xf, 0)); /* gating disable for M0 */ mmio_write_32(PMUCRU_BASE + PMUCRU_GATEDIS_CON0, BIT_WITH_WMSK(0)); /* * To switch the parent to xin24M and div == 1, * * We need to close most of the PLLs and clocks except the OSC 24MHz * durning suspend, and this should be enough to supplies the ddrfreq, * For the simple handle, we just keep the fixed 24MHz to supply the * suspend and ddrfreq directly. */ mmio_write_32(PMUCRU_BASE + PMUCRU_CLKSEL_CON0, BIT_WITH_WMSK(15) | BITS_WITH_WMASK(0x0, 0x1f, 8)); mmio_write_32(PMUCRU_BASE + PMUCRU_CLKGATE_CON2, WMSK_BIT(5)); } void m0_start(void) { /* enable clocks for M0 */ mmio_write_32(PMUCRU_BASE + PMUCRU_CLKGATE_CON2, BITS_WITH_WMASK(0x0, 0xf, 0)); /* clean the PARAM_M0_DONE flag, mean that M0 will start working */ mmio_write_32(M0_PARAM_ADDR + PARAM_M0_DONE, 0); dmbst(); mmio_write_32(PMUCRU_BASE + PMUCRU_SOFTRST_CON0, BITS_WITH_WMASK(0x0, 0x4, 0)); udelay(5); /* start M0 */ mmio_write_32(PMUCRU_BASE + PMUCRU_SOFTRST_CON0, BITS_WITH_WMASK(0x0, 0x20, 0)); dmbst(); } void m0_stop(void) { /* stop M0 */ mmio_write_32(PMUCRU_BASE + PMUCRU_SOFTRST_CON0, BITS_WITH_WMASK(0x24, 0x24, 0)); /* disable clocks for M0 */ mmio_write_32(PMUCRU_BASE + PMUCRU_CLKGATE_CON2, BITS_WITH_WMASK(0xf, 0xf, 0)); } void m0_wait_done(void) { do { /* * Don't starve the M0 for access to SRAM, so delay before * reading the PARAM_M0_DONE value again. */ udelay(5); dsb(); } while (mmio_read_32(M0_PARAM_ADDR + PARAM_M0_DONE) != M0_DONE_FLAG); /* * Let the M0 settle into WFI before we leave. This is so we don't reset * the M0 in a bad spot which can cause problems with the M0. */ udelay(10); dsb(); }