fvp-base-gicv3-psci.dts 5.39 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
3
 *
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
 */

/dts-v1/;

/memreserve/ 0x80000000 0x00010000;

/ {
};

/ {
	model = "FVP Base";
	compatible = "arm,vfp-base", "arm,vexpress";
	interrupt-parent = <&gic>;
	#address-cells = <2>;
	#size-cells = <2>;

	chosen { };

	aliases {
		serial0 = &v2m_serial0;
		serial1 = &v2m_serial1;
		serial2 = &v2m_serial2;
		serial3 = &v2m_serial3;
	};

	psci {
31
		compatible = "arm,psci-1.0", "arm,psci-0.2", "arm,psci";
32
33
34
35
		method = "smc";
		cpu_suspend = <0xc4000001>;
		cpu_off = <0x84000002>;
		cpu_on = <0xc4000003>;
36
37
		sys_poweroff = <0x84000008>;
		sys_reset = <0x84000009>;
38
39
40
41
42
43
	};

	cpus {
		#address-cells = <2>;
		#size-cells = <0>;

44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
		cpu-map {
			cluster0 {
				core0 {
					cpu = <&CPU0>;
				};
				core1 {
					cpu = <&CPU1>;
				};
				core2 {
					cpu = <&CPU2>;
				};
				core3 {
					cpu = <&CPU3>;
				};
			};

			cluster1 {
				core0 {
					cpu = <&CPU4>;
				};
				core1 {
					cpu = <&CPU5>;
				};
				core2 {
					cpu = <&CPU6>;
				};
				core3 {
					cpu = <&CPU7>;
				};
			};
		};

		idle-states {
			entry-method = "arm,psci";

			CPU_SLEEP_0: cpu-sleep-0 {
				compatible = "arm,idle-state";
81
82
				local-timer-stop;
				arm,psci-suspend-param = <0x0010000>;
83
84
85
86
87
88
89
				entry-latency-us = <40>;
				exit-latency-us = <100>;
				min-residency-us = <150>;
			};

			CLUSTER_SLEEP_0: cluster-sleep-0 {
				compatible = "arm,idle-state";
90
91
				local-timer-stop;
				arm,psci-suspend-param = <0x1010000>;
92
93
94
95
96
97
98
				entry-latency-us = <500>;
				exit-latency-us = <1000>;
				min-residency-us = <2500>;
			};
		};

		CPU0:cpu@0 {
99
100
101
102
			device_type = "cpu";
			compatible = "arm,armv8";
			reg = <0x0 0x0>;
			enable-method = "psci";
103
			cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
104
			next-level-cache = <&L2_0>;
105
		};
106
107

		CPU1:cpu@1 {
108
109
110
111
			device_type = "cpu";
			compatible = "arm,armv8";
			reg = <0x0 0x1>;
			enable-method = "psci";
112
			cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
113
			next-level-cache = <&L2_0>;
114
		};
115
116

		CPU2:cpu@2 {
117
118
119
120
			device_type = "cpu";
			compatible = "arm,armv8";
			reg = <0x0 0x2>;
			enable-method = "psci";
121
			cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
122
			next-level-cache = <&L2_0>;
123
		};
124
125

		CPU3:cpu@3 {
126
127
128
129
			device_type = "cpu";
			compatible = "arm,armv8";
			reg = <0x0 0x3>;
			enable-method = "psci";
130
			cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
131
			next-level-cache = <&L2_0>;
132
		};
133
134

		CPU4:cpu@100 {
135
136
137
138
			device_type = "cpu";
			compatible = "arm,armv8";
			reg = <0x0 0x100>;
			enable-method = "psci";
139
			cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
140
			next-level-cache = <&L2_0>;
141
		};
142
143

		CPU5:cpu@101 {
144
145
146
147
			device_type = "cpu";
			compatible = "arm,armv8";
			reg = <0x0 0x101>;
			enable-method = "psci";
148
			cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
149
			next-level-cache = <&L2_0>;
150
		};
151
152

		CPU6:cpu@102 {
153
154
155
156
			device_type = "cpu";
			compatible = "arm,armv8";
			reg = <0x0 0x102>;
			enable-method = "psci";
157
			cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
158
			next-level-cache = <&L2_0>;
159
		};
160
161

		CPU7:cpu@103 {
162
163
164
165
			device_type = "cpu";
			compatible = "arm,armv8";
			reg = <0x0 0x103>;
			enable-method = "psci";
166
			cpu-idle-states = <&CPU_SLEEP_0 &CLUSTER_SLEEP_0>;
167
168
169
170
171
			next-level-cache = <&L2_0>;
		};

		L2_0: l2-cache0 {
			compatible = "cache";
172
173
174
175
176
		};
	};

	memory@80000000 {
		device_type = "memory";
177
		reg = <0x00000000 0x80000000 0 0x7F000000>,
178
179
180
		      <0x00000008 0x80000000 0 0x80000000>;
	};

Harry Liebel's avatar
Harry Liebel committed
181
	gic: interrupt-controller@2f000000 {
182
183
		compatible = "arm,gic-v3";
		#interrupt-cells = <3>;
Harry Liebel's avatar
Harry Liebel committed
184
185
186
		#address-cells = <2>;
		#size-cells = <2>;
		ranges;
187
188
189
190
191
		interrupt-controller;
		reg = <0x0 0x2f000000 0 0x10000>,	// GICD
		      <0x0 0x2f100000 0 0x200000>,	// GICR
		      <0x0 0x2c000000 0 0x2000>,	// GICC
		      <0x0 0x2c010000 0 0x2000>,	// GICH
Harry Liebel's avatar
Harry Liebel committed
192
		      <0x0 0x2c02f000 0 0x2000>;	// GICV
193
		interrupts = <1 9 4>;
Harry Liebel's avatar
Harry Liebel committed
194
195
196
197
198
199

		its: its@2f020000 {
			compatible = "arm,gic-v3-its";
			msi-controller;
			reg = <0x0 0x2f020000 0x0 0x20000>; // GITS
		};
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
	};

	timer {
		compatible = "arm,armv8-timer";
		interrupts = <1 13 0xff01>,
			     <1 14 0xff01>,
			     <1 11 0xff01>,
			     <1 10 0xff01>;
		clock-frequency = <100000000>;
	};

	timer@2a810000 {
			compatible = "arm,armv7-timer-mem";
			reg = <0x0 0x2a810000 0x0 0x10000>;
			clock-frequency = <100000000>;
			#address-cells = <2>;
			#size-cells = <2>;
			ranges;
218
219
220
221
			frame@2a830000 {
				frame-number = <1>;
				interrupts = <0 26 4>;
				reg = <0x0 0x2a830000 0x0 0x10000>;
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
			};
	};

	pmu {
		compatible = "arm,armv8-pmuv3";
		interrupts = <0 60 4>,
			     <0 61 4>,
			     <0 62 4>,
			     <0 63 4>;
	};

	smb {
		compatible = "simple-bus";

		#address-cells = <2>;
		#size-cells = <1>;
		ranges = <0 0 0 0x08000000 0x04000000>,
			 <1 0 0 0x14000000 0x04000000>,
			 <2 0 0 0x18000000 0x04000000>,
			 <3 0 0 0x1c000000 0x04000000>,
			 <4 0 0 0x0c000000 0x04000000>,
			 <5 0 0 0x10000000 0x04000000>;

245
		/include/ "rtsm_ve-motherboard.dtsi"
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
	};

	panels {
		panel@0 {
			compatible	= "panel";
			mode		= "XVGA";
			refresh		= <60>;
			xres		= <1024>;
			yres		= <768>;
			pixclock	= <15748>;
			left_margin	= <152>;
			right_margin	= <48>;
			upper_margin	= <23>;
			lower_margin	= <3>;
			hsync_len	= <104>;
			vsync_len	= <4>;
			sync		= <0>;
			vmode		= "FB_VMODE_NONINTERLACED";
			tim2		= "TIM2_BCD", "TIM2_IPC";
			cntl		= "CNTL_LCDTFT", "CNTL_BGR", "CNTL_LCDVCOMP(1)";
			caps		= "CLCD_CAP_5551", "CLCD_CAP_565", "CLCD_CAP_888";
			bpp		= <16>;
		};
	};
};