cortex_a78.S 6.53 KB
Newer Older
1
/*
2
 * Copyright (c) 2019-2021, ARM Limited. All rights reserved.
3
4
5
6
7
8
9
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

#include <arch.h>
#include <asm_macros.S>
#include <common/bl_common.h>
10
#include <cortex_a78.h>
11
12
13
14
15
#include <cpu_macros.S>
#include <plat_macros.S>

/* Hardware handled coherency */
#if HW_ASSISTED_COHERENCY == 0
16
#error "cortex_a78 must be compiled with HW_ASSISTED_COHERENCY enabled"
17
18
#endif

19
20

/* --------------------------------------------------
21
22
 * Errata Workaround for A78 Erratum 1688305.
 * This applies to revision r0p0 and r1p0 of A78.
23
24
25
26
27
 * Inputs:
 * x0: variant[4:7] and revision[0:3] of current cpu.
 * Shall clobber: x0-x17
 * --------------------------------------------------
 */
28
func errata_a78_1688305_wa
29
30
31
32
	/* Compare x0 against revision r1p0 */
	mov	x17, x30
	bl	check_errata_1688305
	cbz	x0, 1f
33
	mrs     x1, CORTEX_A78_ACTLR2_EL1
34
	orr	x1, x1, #CORTEX_A78_ACTLR2_EL1_BIT_1
35
	msr     CORTEX_A78_ACTLR2_EL1, x1
36
37
38
	isb
1:
	ret	x17
39
endfunc errata_a78_1688305_wa
40
41
42
43
44
45
46

func check_errata_1688305
	/* Applies to r0p0 and r1p0 */
	mov	x1, #0x10
	b	cpu_rev_var_ls
endfunc check_errata_1688305

47
48
49
50
51
52
53
/* --------------------------------------------------
 * Errata Workaround for Cortex A78 Errata #1941498.
 * This applies to revisions r0p0, r1p0, and r1p1.
 * x0: variant[4:7] and revision[0:3] of current cpu.
 * Shall clobber: x0-x17
 * --------------------------------------------------
 */
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
func errata_a78_1941498_wa
	/* Compare x0 against revision <= r1p1 */
	mov	x17, x30
	bl	check_errata_1941498
	cbz	x0, 1f

	/* Set bit 8 in ECTLR_EL1 */
	mrs	x1, CORTEX_A78_CPUECTLR_EL1
	orr	x1, x1, #CORTEX_A78_CPUECTLR_EL1_BIT_8
	msr	CORTEX_A78_CPUECTLR_EL1, x1
	isb
1:
	ret	x17
endfunc errata_a78_1941498_wa

func check_errata_1941498
	/* Check for revision <= r1p1, might need to be updated later. */
	mov	x1, #0x11
	b	cpu_rev_var_ls
endfunc check_errata_1941498

75
76
77
78
79
80
81
82
83
84
/* --------------------------------------------------
 * Errata Workaround for A78 Erratum 1951500.
 * This applies to revisions r1p0 and r1p1 of A78.
 * The issue also exists in r0p0 but there is no fix
 * in that revision.
 * Inputs:
 * x0: variant[4:7] and revision[0:3] of current cpu.
 * Shall clobber: x0-x17
 * --------------------------------------------------
 */
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
func errata_a78_1951500_wa
	/* Compare x0 against revisions r1p0 - r1p1 */
	mov	x17, x30
	bl	check_errata_1951500
	cbz	x0, 1f

	msr	S3_6_c15_c8_0, xzr
	ldr	x0, =0x10E3900002
	msr	S3_6_c15_c8_2, x0
	ldr	x0, =0x10FFF00083
	msr	S3_6_c15_c8_3, x0
	ldr	x0, =0x2001003FF
	msr	S3_6_c15_c8_1, x0

	mov	x0, #1
	msr	S3_6_c15_c8_0, x0
	ldr	x0, =0x10E3800082
	msr	S3_6_c15_c8_2, x0
	ldr	x0, =0x10FFF00083
	msr	S3_6_c15_c8_3, x0
	ldr	x0, =0x2001003FF
	msr	S3_6_c15_c8_1, x0

	mov	x0, #2
	msr	S3_6_c15_c8_0, x0
	ldr	x0, =0x10E3800200
	msr	S3_6_c15_c8_2, x0
	ldr	x0, =0x10FFF003E0
	msr	S3_6_c15_c8_3, x0
	ldr	x0, =0x2001003FF
	msr	S3_6_c15_c8_1, x0

	isb
1:
	ret	x17
endfunc errata_a78_1951500_wa

func check_errata_1951500
	/* Applies to revisions r1p0 and r1p1. */
	mov	x1, #CPU_REV(1, 0)
	mov	x2, #CPU_REV(1, 1)
	b	cpu_rev_var_range
endfunc check_errata_1951500

129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
/* --------------------------------------------------
 * Errata Workaround for Cortex A78 Errata #1821534.
 * This applies to revisions r0p0 and r1p0.
 * x0: variant[4:7] and revision[0:3] of current cpu.
 * Shall clobber: x0-x17
 * --------------------------------------------------
 */
func errata_a78_1821534_wa
	/* Check revision. */
	mov	x17, x30
	bl	check_errata_1821534
	cbz	x0, 1f

	/* Set bit 2 in ACTLR2_EL1 */
	mrs     x1, CORTEX_A78_ACTLR2_EL1
	orr	x1, x1, #CORTEX_A78_ACTLR2_EL1_BIT_2
	msr     CORTEX_A78_ACTLR2_EL1, x1
	isb
1:
	ret	x17
endfunc errata_a78_1821534_wa

func check_errata_1821534
	/* Applies to r0p0 and r1p0 */
	mov	x1, #0x10
	b	cpu_rev_var_ls
endfunc check_errata_1821534

157
	/* -------------------------------------------------
158
	 * The CPU Ops reset function for Cortex-A78
159
160
	 * -------------------------------------------------
	 */
161
func cortex_a78_reset_func
162
163
164
165
	mov	x19, x30
	bl	cpu_get_rev_var
	mov	x18, x0

166
#if ERRATA_A78_1688305
167
	mov     x0, x18
168
	bl	errata_a78_1688305_wa
169
170
#endif

171
172
173
174
175
#if ERRATA_A78_1941498
	mov     x0, x18
	bl	errata_a78_1941498_wa
#endif

176
177
178
179
180
#if ERRATA_A78_1951500
	mov	x0, x18
	bl	errata_a78_1951500_wa
#endif

181
182
183
184
185
#if ERRATA_A78_1821534
	mov	x0, x18
	bl	errata_a78_1821534_wa
#endif

186
#if ENABLE_AMU
187
188
	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
	mrs	x0, actlr_el3
189
	bic	x0, x0, #CORTEX_A78_ACTLR_TAM_BIT
190
191
192
193
	msr	actlr_el3, x0

	/* Make sure accesses from non-secure EL0/EL1 are not trapped to EL2 */
	mrs	x0, actlr_el2
194
	bic	x0, x0, #CORTEX_A78_ACTLR_TAM_BIT
195
196
197
	msr	actlr_el2, x0

	/* Enable group0 counters */
198
	mov	x0, #CORTEX_A78_AMU_GROUP0_MASK
199
200
201
	msr	CPUAMCNTENSET0_EL0, x0

	/* Enable group1 counters */
202
	mov	x0, #CORTEX_A78_AMU_GROUP1_MASK
203
	msr	CPUAMCNTENSET1_EL0, x0
204
#endif
205

206
207
	isb
	ret	x19
208
endfunc cortex_a78_reset_func
209
210
211
212
213

	/* ---------------------------------------------
	 * HW will do the cache maintenance while powering down
	 * ---------------------------------------------
	 */
214
func cortex_a78_core_pwr_dwn
215
216
217
218
	/* ---------------------------------------------
	 * Enable CPU power down bit in power control register
	 * ---------------------------------------------
	 */
219
220
221
	mrs	x0, CORTEX_A78_CPUPWRCTLR_EL1
	orr	x0, x0, #CORTEX_A78_CPUPWRCTLR_EL1_CORE_PWRDN_EN_BIT
	msr	CORTEX_A78_CPUPWRCTLR_EL1, x0
222
223
	isb
	ret
224
endfunc cortex_a78_core_pwr_dwn
225
226

	/*
227
	 * Errata printing function for cortex_a78. Must follow AAPCS.
228
229
	 */
#if REPORT_ERRATA
230
func cortex_a78_errata_report
231
232
233
234
235
236
237
238
239
	stp	x8, x30, [sp, #-16]!

	bl	cpu_get_rev_var
	mov	x8, x0

	/*
	 * Report all errata. The revision-variant information is passed to
	 * checking functions of each errata.
	 */
240
	report_errata ERRATA_A78_1688305, cortex_a78, 1688305
241
	report_errata ERRATA_A78_1941498, cortex_a78, 1941498
242
	report_errata ERRATA_A78_1951500, cortex_a78, 1951500
243
	report_errata ERRATA_A78_1821534, cortex_a78, 1821534
244
245

	ldp	x8, x30, [sp], #16
246
	ret
247
endfunc cortex_a78_errata_report
248
249
250
#endif

	/* ---------------------------------------------
251
	 * This function provides cortex_a78 specific
252
253
254
255
256
257
258
	 * register information for crash reporting.
	 * It needs to return with x6 pointing to
	 * a list of register names in ascii and
	 * x8 - x15 having values of registers to be
	 * reported.
	 * ---------------------------------------------
	 */
259
260
.section .rodata.cortex_a78_regs, "aS"
cortex_a78_regs:  /* The ascii list of register names to be reported */
261
262
	.asciz	"cpuectlr_el1", ""

263
264
265
func cortex_a78_cpu_reg_dump
	adr	x6, cortex_a78_regs
	mrs	x8, CORTEX_A78_CPUECTLR_EL1
266
	ret
267
endfunc cortex_a78_cpu_reg_dump
268

269
270
271
declare_cpu_ops cortex_a78, CORTEX_A78_MIDR, \
	cortex_a78_reset_func, \
	cortex_a78_core_pwr_dwn