neoverse_v1.S 3.12 KB
Newer Older
1
/*
2
 * Copyright (c) 2019-2020, ARM Limited. All rights reserved.
3
4
5
6
7
8
9
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

#include <arch.h>
#include <asm_macros.S>
#include <common/bl_common.h>
10
#include <neoverse_v1.h>
11
12
13
#include <cpu_macros.S>
#include <plat_macros.S>

14
15
/* Hardware handled coherency */
#if HW_ASSISTED_COHERENCY == 0
16
#error "Neoverse V1 must be compiled with HW_ASSISTED_COHERENCY enabled"
17
18
19
20
#endif

/* 64-bit only core */
#if CTX_INCLUDE_AARCH32_REGS == 1
21
#error "Neoverse-V1 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
22
23
#endif

24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
	/* --------------------------------------------------
	 * Errata Workaround for Neoverse V1 Errata #1791573.
	 * This applies to revisions r0p0 and r1p0, fixed in r1p1.
	 * x0: variant[4:7] and revision[0:3] of current cpu.
	 * Shall clobber: x0-x17
	 * --------------------------------------------------
	 */
func errata_neoverse_v1_1791573_wa
	/* Check workaround compatibility. */
	mov	x17, x30
	bl	check_errata_1791573
	cbz	x0, 1f

	/* Set bit 2 in ACTLR2_EL1 */
	mrs     x1, NEOVERSE_V1_ACTLR2_EL1
	orr	x1, x1, #NEOVERSE_V1_ACTLR2_EL1_BIT_2
	msr     NEOVERSE_V1_ACTLR2_EL1, x1
	isb
1:
	ret	x17
endfunc errata_neoverse_v1_1791573_wa

func check_errata_1791573
	/* Applies to r0p0 and r1p0. */
	mov	x1, #0x10
	b	cpu_rev_var_ls
endfunc check_errata_1791573

52
53
54
55
	/* ---------------------------------------------
	 * HW will do the cache maintenance while powering down
	 * ---------------------------------------------
	 */
56
func neoverse_v1_core_pwr_dwn
57
58
59
60
	/* ---------------------------------------------
	 * Enable CPU power down bit in power control register
	 * ---------------------------------------------
	 */
61
62
63
	mrs	x0, NEOVERSE_V1_CPUPWRCTLR_EL1
	orr	x0, x0, #NEOVERSE_V1_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
	msr	NEOVERSE_V1_CPUPWRCTLR_EL1, x0
64
65
	isb
	ret
66
endfunc neoverse_v1_core_pwr_dwn
67
68

	/*
69
	 * Errata printing function for Neoverse V1. Must follow AAPCS.
70
71
	 */
#if REPORT_ERRATA
72
func neoverse_v1_errata_report
73
74
75
76
77
78
79
80
81
82
83
84
	stp	x8, x30, [sp, #-16]!

	bl	cpu_get_rev_var
	mov	x8, x0

	/*
	 * Report all errata. The revision-variant information is passed to
	 * checking functions of each errata.
	 */
	report_errata ERRATA_V1_1791573, neoverse_v1, 1791573

	ldp	x8, x30, [sp], #16
85
	ret
86
endfunc neoverse_v1_errata_report
87
88
#endif

89
func neoverse_v1_reset_func
90
91
92
93
94
	mov	x19, x30

	/* Disable speculative loads */
	msr	SSBS, xzr
	isb
95
96
97
98
99
100

#if ERRATA_V1_1791573
	mov	x0, x18
	bl	errata_neoverse_v1_1791573_wa
#endif

101
	ret	x19
102
endfunc neoverse_v1_reset_func
103

104
	/* ---------------------------------------------
105
	 * This function provides Neoverse-V1 specific
106
107
108
109
110
111
112
	 * register information for crash reporting.
	 * It needs to return with x6 pointing to
	 * a list of register names in ascii and
	 * x8 - x15 having values of registers to be
	 * reported.
	 * ---------------------------------------------
	 */
113
114
.section .rodata.neoverse_v1_regs, "aS"
neoverse_v1_regs:  /* The ascii list of register names to be reported */
115
116
	.asciz	"cpuectlr_el1", ""

117
118
119
func neoverse_v1_cpu_reg_dump
	adr	x6, neoverse_v1_regs
	mrs	x8, NEOVERSE_V1_CPUECTLR_EL1
120
	ret
121
endfunc neoverse_v1_cpu_reg_dump
122

123
124
125
declare_cpu_ops neoverse_v1, NEOVERSE_V1_MIDR, \
	neoverse_v1_reset_func, \
	neoverse_v1_core_pwr_dwn