fvp_pm.c 11 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <arch_helpers.h>
32
#include <arm_config.h>
33
#include <arm_gic.h>
34
#include <assert.h>
35
#include <debug.h>
36
#include <errno.h>
37
38
#include <mmio.h>
#include <platform.h>
39
#include <plat_arm.h>
40
#include <psci.h>
41
#include <v2m_def.h>
42
#include "drivers/pwrc/fvp_pwrc.h"
43
44
#include "fvp_def.h"
#include "fvp_private.h"
45

46
unsigned long wakeup_address;
47
48
49
50
51

typedef volatile struct mailbox {
	unsigned long value __aligned(CACHE_WRITEBACK_GRANULE);
} mailbox_t;

52
53
54
55
56
57
58
59
60
/*******************************************************************************
 * Private FVP function to program the mailbox for a cpu before it is released
 * from reset.
 ******************************************************************************/
static void fvp_program_mailbox(uint64_t mpidr, uint64_t address)
{
	uint64_t linear_id;
	mailbox_t *fvp_mboxes;

61
	linear_id = plat_arm_calc_core_pos(mpidr);
62
63
64
65
66
67
68
69
70
71
	fvp_mboxes = (mailbox_t *)MBOX_BASE;
	fvp_mboxes[linear_id].value = address;
	flush_dcache_range((unsigned long) &fvp_mboxes[linear_id],
			   sizeof(unsigned long));
}

/*******************************************************************************
 * Function which implements the common FVP specific operations to power down a
 * cpu in response to a CPU_OFF or CPU_SUSPEND request.
 ******************************************************************************/
72
static void fvp_cpu_pwrdwn_common(void)
73
74
75
76
77
78
79
80
81
82
83
84
{
	/* Prevent interrupts from spuriously waking up this cpu */
	arm_gic_cpuif_deactivate();

	/* Program the power controller to power off this cpu. */
	fvp_pwrc_write_ppoffr(read_mpidr_el1());
}

/*******************************************************************************
 * Function which implements the common FVP specific operations to power down a
 * cluster in response to a CPU_OFF or CPU_SUSPEND request.
 ******************************************************************************/
85
static void fvp_cluster_pwrdwn_common(void)
86
87
88
89
{
	uint64_t mpidr = read_mpidr_el1();

	/* Disable coherency if this cluster is to be turned off */
90
	fvp_cci_disable();
91
92
93
94
95

	/* Program the power controller to turn the cluster off */
	fvp_pwrc_write_pcoffr(mpidr);
}

96
/*******************************************************************************
97
 * FVP handler called when a CPU is about to enter standby.
98
 ******************************************************************************/
99
void fvp_cpu_standby(plat_local_state_t cpu_state)
100
{
101
102
103

	assert(cpu_state == ARM_LOCAL_STATE_RET);

104
105
106
107
108
	/*
	 * Enter standby state
	 * dsb is good practice before using wfi to enter low power states
	 */
	dsb();
109
110
111
	wfi();
}

112
/*******************************************************************************
113
114
 * FVP handler called when a power domain is about to be turned on. The
 * mpidr determines the CPU to be turned on.
115
 ******************************************************************************/
116
int fvp_pwr_domain_on(u_register_t mpidr)
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
{
	int rc = PSCI_E_SUCCESS;
	unsigned int psysr;

	/*
	 * Ensure that we do not cancel an inflight power off request
	 * for the target cpu. That would leave it in a zombie wfi.
	 * Wait for it to power off, program the jump address for the
	 * target cpu and then program the power controller to turn
	 * that cpu on
	 */
	do {
		psysr = fvp_pwrc_read_psysr(mpidr);
	} while (psysr & PSYSR_AFF_L0);

132
	fvp_program_mailbox(mpidr, wakeup_address);
133
134
135
136
137
138
	fvp_pwrc_write_pponr(mpidr);

	return rc;
}

/*******************************************************************************
139
140
 * FVP handler called when a power domain is about to be turned off. The
 * target_state encodes the power state that each level should transition to.
141
 ******************************************************************************/
142
void fvp_pwr_domain_off(const psci_power_state_t *target_state)
143
{
144
145
	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_OFF);
146

147
	/*
148
149
150
	 * If execution reaches this stage then this power domain will be
	 * suspended. Perform at least the cpu specific actions followed
	 * by the cluster specific operations if applicable.
151
152
	 */
	fvp_cpu_pwrdwn_common();
153

154
155
	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
					ARM_LOCAL_STATE_OFF)
156
157
		fvp_cluster_pwrdwn_common();

158
159
160
}

/*******************************************************************************
161
162
 * FVP handler called when a power domain is about to be suspended. The
 * target_state encodes the power state that each level should transition to.
163
 ******************************************************************************/
164
void fvp_pwr_domain_suspend(const psci_power_state_t *target_state)
165
{
166
167
	unsigned long mpidr;

168
169
170
171
172
173
	/*
	 * FVP has retention only at cpu level. Just return
	 * as nothing is to be done for retention.
	 */
	if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_RET)
174
		return;
175

176
177
178
	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_OFF);

179
180
181
182
	/* Get the mpidr for this cpu */
	mpidr = read_mpidr_el1();

	/* Program the jump address for the this cpu */
183
	fvp_program_mailbox(mpidr, wakeup_address);
184

185
186
187
188
189
190
191
	/* Program the power controller to enable wakeup interrupts. */
	fvp_pwrc_set_wen(mpidr);

	/* Perform the common cpu specific operations */
	fvp_cpu_pwrdwn_common();

	/* Perform the common cluster specific operations */
192
193
	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
					ARM_LOCAL_STATE_OFF)
194
		fvp_cluster_pwrdwn_common();
195
196
197
}

/*******************************************************************************
198
199
200
 * FVP handler called when a power domain has just been powered on after
 * being turned off earlier. The target_state encodes the low power state that
 * each level has woken up from.
201
 ******************************************************************************/
202
void fvp_pwr_domain_on_finish(const psci_power_state_t *target_state)
203
{
204
	unsigned long mpidr;
205

206
207
	assert(target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_OFF);
208

209
210
211
	/* Get the mpidr for this cpu */
	mpidr = read_mpidr_el1();

212
	/* Perform the common cluster specific operations */
213
214
	if (target_state->pwr_domain_state[ARM_PWR_LVL1] ==
					ARM_LOCAL_STATE_OFF) {
215
		/*
216
217
218
219
220
221
222
		 * This CPU might have woken up whilst the cluster was
		 * attempting to power down. In this case the FVP power
		 * controller will have a pending cluster power off request
		 * which needs to be cleared by writing to the PPONR register.
		 * This prevents the power controller from interpreting a
		 * subsequent entry of this cpu into a simple wfi as a power
		 * down request.
223
		 */
224
		fvp_pwrc_write_pponr(mpidr);
225

226
227
228
		/* Enable coherency if this cluster was off */
		fvp_cci_enable();
	}
229

230
231
232
233
234
	/*
	 * Clear PWKUPR.WEN bit to ensure interrupts do not interfere
	 * with a cpu power down unless the bit is set again
	 */
	fvp_pwrc_clr_wen(mpidr);
235

236
	/* Zero the jump address in the mailbox for this cpu */
237
	fvp_program_mailbox(mpidr, 0);
238

239
240
	/* Enable the gic cpu interface */
	arm_gic_cpuif_setup();
241

242
243
	/* TODO: This setup is needed only after a cold boot */
	arm_gic_pcpu_distif_setup();
244
245
246
}

/*******************************************************************************
247
248
249
 * FVP handler called when a power domain has just been powered on after
 * having been suspended earlier. The target_state encodes the low power state
 * that each level has woken up from.
250
251
252
 * TODO: At the moment we reuse the on finisher and reinitialize the secure
 * context. Need to implement a separate suspend finisher.
 ******************************************************************************/
253
void fvp_pwr_domain_suspend_finish(const psci_power_state_t *target_state)
254
{
255
256
257
258
259
260
261
262
	/*
	 * Nothing to be done on waking up from retention from CPU level.
	 */
	if (target_state->pwr_domain_state[ARM_PWR_LVL0] ==
					ARM_LOCAL_STATE_RET)
		return;

	fvp_pwr_domain_on_finish(target_state);
263
264
}

265
266
267
268
269
270
/*******************************************************************************
 * FVP handlers to shutdown/reboot the system
 ******************************************************************************/
static void __dead2 fvp_system_off(void)
{
	/* Write the System Configuration Control Register */
271
272
273
274
	mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
		V2M_CFGCTRL_START |
		V2M_CFGCTRL_RW |
		V2M_CFGCTRL_FUNC(V2M_FUNC_SHUTDOWN));
275
276
277
278
279
280
281
282
	wfi();
	ERROR("FVP System Off: operation not handled.\n");
	panic();
}

static void __dead2 fvp_system_reset(void)
{
	/* Write the System Configuration Control Register */
283
284
285
286
	mmio_write_32(V2M_SYSREGS_BASE + V2M_SYS_CFGCTRL,
		V2M_CFGCTRL_START |
		V2M_CFGCTRL_RW |
		V2M_CFGCTRL_FUNC(V2M_FUNC_REBOOT));
287
288
289
290
	wfi();
	ERROR("FVP System Reset: operation not handled.\n");
	panic();
}
291
292
293
294

/*******************************************************************************
 * Export the platform handlers to enable psci to invoke them
 ******************************************************************************/
295
296
297
298
299
300
301
static const plat_psci_ops_t fvp_plat_psci_ops = {
	.cpu_standby = fvp_cpu_standby,
	.pwr_domain_on = fvp_pwr_domain_on,
	.pwr_domain_off = fvp_pwr_domain_off,
	.pwr_domain_suspend = fvp_pwr_domain_suspend,
	.pwr_domain_on_finish = fvp_pwr_domain_on_finish,
	.pwr_domain_suspend_finish = fvp_pwr_domain_suspend_finish,
302
	.system_off = fvp_system_off,
303
	.system_reset = fvp_system_reset,
304
	.validate_power_state = arm_validate_power_state
305
306
307
};

/*******************************************************************************
308
 * Export the platform specific psci ops & initialize the fvp power controller
309
 ******************************************************************************/
310
311
int plat_setup_psci_ops(uintptr_t sec_entrypoint,
				const plat_psci_ops_t **psci_ops)
312
{
313
314
315
316
317
	*psci_ops = &fvp_plat_psci_ops;
	wakeup_address = sec_entrypoint;

	flush_dcache_range((unsigned long)&wakeup_address,
				sizeof(wakeup_address));
318
319
	return 0;
}