spe.c 1.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2017-2018, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

#include <arch.h>
#include <arch_helpers.h>
#include <pubsub.h>
10
#include <spe.h>
11
12
13
14
15
16
17

/*
 * The assembler does not yet understand the psb csync mnemonic
 * so use the equivalent hint instruction.
 */
#define psb_csync()	asm volatile("hint #17")

18
int spe_supported(void)
19
20
21
22
{
	uint64_t features;

	features = read_id_aa64dfr0_el1() >> ID_AA64DFR0_PMS_SHIFT;
23
24
	return (features & ID_AA64DFR0_PMS_MASK) == 1;
}
25

26
27
28
void spe_enable(int el2_unused)
{
	uint64_t v;
29

30
	if (spe_supported() == 0)
31
32
33
		return;

	if (el2_unused) {
34
		/*
35
36
37
38
39
40
		 * MDCR_EL2.TPMS (ARM v8.2): Do not trap statistical
		 * profiling controls to EL2.
		 *
		 * MDCR_EL2.E2PB (ARM v8.2): SPE enabled in Non-secure
		 * state. Accesses to profiling buffer controls at
		 * Non-secure EL1 are not trapped to EL2.
41
		 */
42
43
44
45
		v = read_mdcr_el2();
		v &= ~MDCR_EL2_TPMS;
		v |= MDCR_EL2_E2PB(MDCR_EL2_E2PB_EL1);
		write_mdcr_el2(v);
46
	}
47
48
49
50
51
52
53
54
55

	/*
	 * MDCR_EL2.NSPB (ARM v8.2): SPE enabled in Non-secure state
	 * and disabled in secure state. Accesses to SPE registers at
	 * S-EL1 generate trap exceptions to EL3.
	 */
	v = read_mdcr_el3();
	v |= MDCR_NSPB(MDCR_NSPB_EL1);
	write_mdcr_el3(v);
56
57
58
59
}

void spe_disable(void)
{
60
	uint64_t v;
61

62
	if (spe_supported() == 0)
63
		return;
64

65
66
67
	/* Drain buffered data */
	psb_csync();
	dsbnsh();
68

69
70
71
72
73
	/* Disable profiling buffer */
	v = read_pmblimitr_el1();
	v &= ~(1ULL << 0);
	write_pmblimitr_el1(v);
	isb();
74
75
76
77
}

static void *spe_drain_buffers_hook(const void *arg)
{
78
	if (spe_supported() == 0)
79
		return (void *)-1;
80

81
82
83
	/* Drain buffered data */
	psb_csync();
	dsbnsh();
84
85
86
87
	return 0;
}

SUBSCRIBE_TO_EVENT(cm_entering_secure_world, spe_drain_buffers_hook);