bl31_plat_setup.c 5.96 KB
Newer Older
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
/*
 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

31
#include <mhu.h>
32
#include <platform.h>
33
34
#include <assert.h>
#include <arch_helpers.h>
35
36
37

/*******************************************************************************
 * Declarations of linker defined symbols which will help us find the layout
Sandrine Bailleux's avatar
Sandrine Bailleux committed
38
 * of trusted RAM
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
 ******************************************************************************/
extern unsigned long __RO_START__;
extern unsigned long __RO_END__;

extern unsigned long __COHERENT_RAM_START__;
extern unsigned long __COHERENT_RAM_END__;

/*
 * The next 2 constants identify the extents of the code & RO data region.
 * These addresses are used by the MMU setup code and therefore they must be
 * page-aligned.  It is the responsibility of the linker script to ensure that
 * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
 */
#define BL31_RO_BASE (unsigned long)(&__RO_START__)
#define BL31_RO_LIMIT (unsigned long)(&__RO_END__)

/*
 * The next 2 constants identify the extents of the coherent memory region.
 * These addresses are used by the MMU setup code and therefore they must be
 * page-aligned.  It is the responsibility of the linker script to ensure that
 * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols
 * refer to page-aligned addresses.
 */
#define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
#define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)

65
static bl31_args bl2_to_bl31_args;
66
67
68

meminfo *bl31_plat_sec_mem_layout(void)
{
69
	return &bl2_to_bl31_args.bl31_meminfo;
70
71
72
73
}

meminfo *bl31_plat_get_bl32_mem_layout(void)
{
74
	return &bl2_to_bl31_args.bl32_meminfo;
75
76
77
78
}

/*******************************************************************************
 * Return a pointer to the 'el_change_info' structure of the next image for the
79
80
 * security state specified. BL3-3 corresponds to the non-secure image type
 * while BL3-2 corresponds to the secure image type. A NULL pointer is returned
81
82
83
84
85
86
87
 * if the image does not exist.
 ******************************************************************************/
el_change_info *bl31_get_next_image_info(uint32_t type)
{
	el_change_info *next_image_info;

	next_image_info = (type == NON_SECURE) ?
88
89
		&bl2_to_bl31_args.bl33_image_info :
		&bl2_to_bl31_args.bl32_image_info;
90
91
92
93
94
95
96
97
98

	/* None of the images on this platform can have 0x0 as the entrypoint */
	if (next_image_info->entrypoint)
		return next_image_info;
	else
		return NULL;
}

/*******************************************************************************
99
 * Perform any BL3-1 specific platform actions. Here is an opportunity to copy
100
101
 * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
 * are lost (potentially). This needs to be done before the MMU is initialized
Sandrine Bailleux's avatar
Sandrine Bailleux committed
102
103
104
105
 * so that the memory layout can be used while creating page tables. The 'data'
 * parameter is not used since all the information is contained in 'from_bl2'.
 * Also, BL2 has flushed this information to memory, so we are guaranteed to
 * pick up good data
106
107
108
109
 ******************************************************************************/
void bl31_early_platform_setup(bl31_args *from_bl2,
			       void *data)
{
110
	bl2_to_bl31_args = *from_bl2;
111
112
113

	/* UEFI expects x0 to be primary CPU MPID */
	bl2_to_bl31_args.bl33_image_info.args.arg0 = PRIMARY_CPU;
114
115
116
}

/*******************************************************************************
Sandrine Bailleux's avatar
Sandrine Bailleux committed
117
 * Initialize the MHU and the GIC.
118
 ******************************************************************************/
Sandrine Bailleux's avatar
Sandrine Bailleux committed
119
void bl31_platform_setup(void)
120
{
121
	unsigned int counter_base_frequency;
122
123
124

	mhu_secure_init();

125
126
127
	/* Initialize the gic cpu and distributor interfaces */
	gic_setup();

128
129
130
131
132
133
134
135
136
	/* Read the frequency from Frequency modes table */
	counter_base_frequency = mmio_read_32(SYS_CNTCTL_BASE + CNTFID_OFF);

	/* The first entry of the frequency modes table must not be 0 */
	assert(counter_base_frequency != 0);

	/* Program the counter frequency */
	write_cntfrq_el0(counter_base_frequency);

137
138
139
140
141
142
143
144
145
146
	/* Topologies are best known to the platform. */
	plat_setup_topology();
}

/*******************************************************************************
 * Perform the very early platform specific architectural setup here. At the
 * moment this is only intializes the mmu in a quick and dirty way.
 ******************************************************************************/
void bl31_plat_arch_setup()
{
147
	configure_mmu(&bl2_to_bl31_args.bl31_meminfo,
148
149
150
151
152
		      BL31_RO_BASE,
		      BL31_RO_LIMIT,
		      BL31_COHERENT_RAM_BASE,
		      BL31_COHERENT_RAM_LIMIT);
}