tsp.ld.S 3.52 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <platform_def.h>
8
#include <xlat_tables_defs.h>
9
10
11

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
12
13
ENTRY(tsp_entrypoint)

14
15

MEMORY {
16
    RAM (rwx): ORIGIN = TSP_SEC_MEM_BASE, LENGTH = TSP_SEC_MEM_SIZE
17
18
19
20
21
22
}


SECTIONS
{
    . = BL32_BASE;
23
    ASSERT(. == ALIGN(PAGE_SIZE),
24
25
           "BL32_BASE address is not aligned on a page boundary.")

26
27
28
29
30
31
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *tsp_entrypoint.o(.text*)
        *(.text*)
        *(.vectors)
32
        . = ALIGN(PAGE_SIZE);
33
34
35
36
37
38
        __TEXT_END__ = .;
    } >RAM

    .rodata . : {
        __RODATA_START__ = .;
        *(.rodata*)
39
        . = ALIGN(PAGE_SIZE);
40
41
42
        __RODATA_END__ = .;
    } >RAM
#else
43
44
    ro . : {
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
45
46
        *tsp_entrypoint.o(.text*)
        *(.text*)
47
48
49
50
51
52
53
54
        *(.rodata*)
        *(.vectors)
        __RO_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked as
         * read-only, executable.  No RW data from the next section must
         * creep in.  Ensure the rest of the current memory page is unused.
         */
55
        . = ALIGN(PAGE_SIZE);
56
57
        __RO_END__ = .;
    } >RAM
58
#endif
59

60
61
62
63
64
65
    /*
     * Define a linker symbol to mark start of the RW memory area for this
     * image.
     */
    __RW_START__ = . ;

66
67
    .data . : {
        __DATA_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
68
        *(.data*)
69
70
71
        __DATA_END__ = .;
    } >RAM

72
73
#ifdef TSP_PROGBITS_LIMIT
    ASSERT(. <= TSP_PROGBITS_LIMIT, "TSP progbits has exceeded its limit.")
74
75
#endif

76
77
78
79
80
81
82
83
    stacks (NOLOAD) : {
        __STACKS_START__ = .;
        *(tzfw_normal_stacks)
        __STACKS_END__ = .;
    } >RAM

    /*
     * The .bss section gets initialised to 0 at runtime.
84
85
     * Its base address should be 16-byte aligned for better performance of the
     * zero-initialization code.
86
87
88
     */
    .bss : ALIGN(16) {
        __BSS_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
89
        *(SORT_BY_ALIGNMENT(.bss*))
90
91
92
93
94
95
96
        *(COMMON)
        __BSS_END__ = .;
    } >RAM

    /*
     * The xlat_table section is for full, aligned page tables (4K).
     * Removing them from .bss avoids forcing 4K alignment on
97
98
     * the .bss section. The tables are initialized to zero by the translation
     * tables library.
99
100
101
102
103
     */
    xlat_table (NOLOAD) : {
        *(xlat_table)
    } >RAM

104
#if USE_COHERENT_MEM
105
106
107
108
109
110
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
111
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
112
113
114
115
116
117
118
119
        __COHERENT_RAM_START__ = .;
        *(tzfw_coherent_mem)
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
120
        . = ALIGN(PAGE_SIZE);
121
122
        __COHERENT_RAM_END__ = .;
    } >RAM
123
#endif
124

125
126
127
128
129
    /*
     * Define a linker symbol to mark the end of the RW memory area for this
     * image.
     */
    __RW_END__ = .;
130
    __BL32_END__ = .;
131
132

    __BSS_SIZE__ = SIZEOF(.bss);
133
#if USE_COHERENT_MEM
134
135
    __COHERENT_RAM_UNALIGNED_SIZE__ =
        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
136
#endif
137

138
    ASSERT(. <= BL32_LIMIT, "BL32 image has exceeded its limit.")
139
}