bl31.ld.S 8 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <platform_def.h>
8
#include <xlat_tables_defs.h>
9
10
11

OUTPUT_FORMAT(PLATFORM_LINKER_FORMAT)
OUTPUT_ARCH(PLATFORM_LINKER_ARCH)
12
ENTRY(bl31_entrypoint)
13
14
15


MEMORY {
16
    RAM (rwx): ORIGIN = BL31_BASE, LENGTH = BL31_LIMIT - BL31_BASE
17
18
}

19
20
21
#ifdef PLAT_EXTRA_LD_SCRIPT
#include <plat.ld.S>
#endif
22
23
24

SECTIONS
{
25
    . = BL31_BASE;
26
    ASSERT(. == ALIGN(PAGE_SIZE),
27
           "BL31_BASE address is not aligned on a page boundary.")
28

29
30
31
32
33
34
#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *bl31_entrypoint.o(.text*)
        *(.text*)
        *(.vectors)
35
        . = NEXT(PAGE_SIZE);
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
        __TEXT_END__ = .;
    } >RAM

    .rodata . : {
        __RODATA_START__ = .;
        *(.rodata*)

        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __RT_SVC_DESCS_START__ = .;
        KEEP(*(rt_svc_descs))
        __RT_SVC_DESCS_END__ = .;

#if ENABLE_PMF
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PMF_SVC_DESCS_START__ = .;
        KEEP(*(pmf_svc_descs))
        __PMF_SVC_DESCS_END__ = .;
#endif /* ENABLE_PMF */

        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

66
67
68
69
        /* Place pubsub sections for events */
        . = ALIGN(8);
#include <pubsub_events.h>

70
        . = NEXT(PAGE_SIZE);
71
72
73
        __RODATA_END__ = .;
    } >RAM
#else
74
75
    ro . : {
        __RO_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
76
77
        *bl31_entrypoint.o(.text*)
        *(.text*)
78
        *(.rodata*)
Achin Gupta's avatar
Achin Gupta committed
79

Andrew Thoelke's avatar
Andrew Thoelke committed
80
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
Achin Gupta's avatar
Achin Gupta committed
81
82
        . = ALIGN(8);
        __RT_SVC_DESCS_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
83
        KEEP(*(rt_svc_descs))
Achin Gupta's avatar
Achin Gupta committed
84
85
        __RT_SVC_DESCS_END__ = .;

86
87
88
89
90
91
92
93
#if ENABLE_PMF
        /* Ensure 8-byte alignment for descriptors and ensure inclusion */
        . = ALIGN(8);
        __PMF_SVC_DESCS_START__ = .;
        KEEP(*(pmf_svc_descs))
        __PMF_SVC_DESCS_END__ = .;
#endif /* ENABLE_PMF */

94
95
96
97
98
99
100
101
102
        /*
         * Ensure 8-byte alignment for cpu_ops so that its fields are also
         * aligned. Also ensure cpu_ops inclusion.
         */
        . = ALIGN(8);
        __CPU_OPS_START__ = .;
        KEEP(*(cpu_ops))
        __CPU_OPS_END__ = .;

103
104
105
106
        /* Place pubsub sections for events */
        . = ALIGN(8);
#include <pubsub_events.h>

Achin Gupta's avatar
Achin Gupta committed
107
        *(.vectors)
108
109
110
111
112
113
        __RO_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked as read-only,
         * executable.  No RW data from the next section must creep in.
         * Ensure the rest of the current memory page is unused.
         */
114
        . = NEXT(PAGE_SIZE);
115
        __RO_END__ = .;
116
    } >RAM
117
#endif
118

119
120
121
    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
           "cpu_ops not defined for this platform.")

122
123
124
125
126
127
128
129
130
#if ENABLE_SPM
    /*
     * Exception vectors of the SPM shim layer. They must be aligned to a 2K
     * address, but we need to place them in a separate page so that we can set
     * individual permissions to them, so the actual alignment needed is 4K.
     *
     * There's no need to include this into the RO section of BL31 because it
     * doesn't need to be accessed by BL31.
     */
131
    spm_shim_exceptions : ALIGN(PAGE_SIZE) {
132
133
        __SPM_SHIM_EXCEPTIONS_START__ = .;
        *(.spm_shim_exceptions)
134
        . = NEXT(PAGE_SIZE);
135
136
137
138
        __SPM_SHIM_EXCEPTIONS_END__ = .;
    } >RAM
#endif

139
140
141
142
143
144
    /*
     * Define a linker symbol to mark start of the RW memory area for this
     * image.
     */
    __RW_START__ = . ;

145
146
147
148
149
150
    /*
     * .data must be placed at a lower address than the stacks if the stack
     * protector is enabled. Alternatively, the .data.stack_protector_canary
     * section can be placed independently of the main .data section.
     */
   .data . : {
151
        __DATA_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
152
        *(.data*)
153
        __DATA_END__ = .;
154
155
    } >RAM

156
#ifdef BL31_PROGBITS_LIMIT
157
    ASSERT(. <= BL31_PROGBITS_LIMIT, "BL31 progbits has exceeded its limit.")
158
159
#endif

160
161
162
163
    stacks (NOLOAD) : {
        __STACKS_START__ = .;
        *(tzfw_normal_stacks)
        __STACKS_END__ = .;
164
165
    } >RAM

166
167
    /*
     * The .bss section gets initialised to 0 at runtime.
168
169
     * Its base address should be 16-byte aligned for better performance of the
     * zero-initialization code.
170
     */
171
    .bss (NOLOAD) : ALIGN(16) {
172
        __BSS_START__ = .;
Andrew Thoelke's avatar
Andrew Thoelke committed
173
        *(.bss*)
174
        *(COMMON)
175
176
177
178
179
180
181
182
183
184
185
186
187
#if !USE_COHERENT_MEM
        /*
         * Bakery locks are stored in normal .bss memory
         *
         * Each lock's data is spread across multiple cache lines, one per CPU,
         * but multiple locks can share the same cache line.
         * The compiler will allocate enough memory for one CPU's bakery locks,
         * the remaining cache lines are allocated by the linker script
         */
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
        __BAKERY_LOCK_START__ = .;
        *(bakery_lock)
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
188
        __PERCPU_BAKERY_LOCK_SIZE__ = ABSOLUTE(. - __BAKERY_LOCK_START__);
189
190
191
192
193
194
195
        . = . + (__PERCPU_BAKERY_LOCK_SIZE__ * (PLATFORM_CORE_COUNT - 1));
        __BAKERY_LOCK_END__ = .;
#ifdef PLAT_PERCPU_BAKERY_LOCK_SIZE
    ASSERT(__PERCPU_BAKERY_LOCK_SIZE__ == PLAT_PERCPU_BAKERY_LOCK_SIZE,
        "PLAT_PERCPU_BAKERY_LOCK_SIZE does not match bakery lock requirements");
#endif
#endif
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213

#if ENABLE_PMF
        /*
         * Time-stamps are stored in normal .bss memory
         *
         * The compiler will allocate enough memory for one CPU's time-stamps,
         * the remaining memory for other CPU's is allocated by the
         * linker script
         */
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
        __PMF_TIMESTAMP_START__ = .;
        KEEP(*(pmf_timestamp_array))
        . = ALIGN(CACHE_WRITEBACK_GRANULE);
        __PMF_PERCPU_TIMESTAMP_END__ = .;
        __PERCPU_TIMESTAMP_SIZE__ = ABSOLUTE(. - __PMF_TIMESTAMP_START__);
        . = . + (__PERCPU_TIMESTAMP_SIZE__ * (PLATFORM_CORE_COUNT - 1));
        __PMF_TIMESTAMP_END__ = .;
#endif /* ENABLE_PMF */
214
        __BSS_END__ = .;
215
216
    } >RAM

217
    /*
218
     * The xlat_table section is for full, aligned page tables (4K).
219
220
221
222
     * Removing them from .bss avoids forcing 4K alignment on
     * the .bss section and eliminates the unecessary zero init
     */
    xlat_table (NOLOAD) : {
223
224
225
226
#if ENABLE_SPM
        __SP_IMAGE_XLAT_TABLES_START__ = .;
        *secure_partition*.o(xlat_table)
        /* Make sure that the rest of the page is empty. */
227
        . = NEXT(PAGE_SIZE);
228
229
        __SP_IMAGE_XLAT_TABLES_END__ = .;
#endif
230
231
232
        *(xlat_table)
    } >RAM

233
#if USE_COHERENT_MEM
234
235
236
237
238
239
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
240
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
241
        __COHERENT_RAM_START__ = .;
242
243
244
245
246
247
        /*
         * Bakery locks are stored in coherent memory
         *
         * Each lock's data is contiguous and fully allocated by the compiler
         */
        *(bakery_lock)
248
249
250
251
252
253
254
        *(tzfw_coherent_mem)
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
255
        . = NEXT(PAGE_SIZE);
256
        __COHERENT_RAM_END__ = .;
257
    } >RAM
258
#endif
259

260
261
262
263
264
    /*
     * Define a linker symbol to mark end of the RW memory area for this
     * image.
     */
    __RW_END__ = .;
265
    __BL31_END__ = .;
266

267
    __BSS_SIZE__ = SIZEOF(.bss);
268
#if USE_COHERENT_MEM
269
270
    __COHERENT_RAM_UNALIGNED_SIZE__ =
        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
271
#endif
272

273
    ASSERT(. <= BL31_LIMIT, "BL31 image has exceeded its limit.")
274
}