stm32mp1_def.h 13 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

#ifndef STM32MP1_DEF_H
#define STM32MP1_DEF_H

10
#include <common/tbbr/tbbr_img_def.h>
11
12
13
#include <drivers/st/stm32mp1_rcc.h>
#include <dt-bindings/clock/stm32mp1-clks.h>
#include <dt-bindings/reset/stm32mp1-resets.h>
14
15
#include <lib/utils_def.h>
#include <lib/xlat_tables/xlat_tables_defs.h>
16

17
#ifndef __ASSEMBLER__
Yann Gautier's avatar
Yann Gautier committed
18
#include <drivers/st/bsec.h>
19
20
#include <drivers/st/stm32mp1_clk.h>

21
#include <boot_api.h>
22
#include <stm32mp_auth.h>
23
24
#include <stm32mp_common.h>
#include <stm32mp_dt.h>
Yann Gautier's avatar
Yann Gautier committed
25
#include <stm32mp_shres_helpers.h>
26
#include <stm32mp1_dbgmcu.h>
27
28
29
#include <stm32mp1_private.h>
#endif

30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
/*******************************************************************************
 * CHIP ID
 ******************************************************************************/
#define STM32MP157C_PART_NB	U(0x05000000)
#define STM32MP157A_PART_NB	U(0x05000001)
#define STM32MP153C_PART_NB	U(0x05000024)
#define STM32MP153A_PART_NB	U(0x05000025)
#define STM32MP151C_PART_NB	U(0x0500002E)
#define STM32MP151A_PART_NB	U(0x0500002F)

#define STM32MP1_REV_B		U(0x2000)

/*******************************************************************************
 * PACKAGE ID
 ******************************************************************************/
#define PKG_AA_LFBGA448		U(4)
#define PKG_AB_LFBGA354		U(3)
#define PKG_AC_TFBGA361		U(2)
#define PKG_AD_TFBGA257		U(1)

50
51
52
/*******************************************************************************
 * STM32MP1 memory map related constants
 ******************************************************************************/
53
54
#define STM32MP_ROM_BASE		U(0x00000000)
#define STM32MP_ROM_SIZE		U(0x00020000)
55

56
57
#define STM32MP_SYSRAM_BASE		U(0x2FFC0000)
#define STM32MP_SYSRAM_SIZE		U(0x00040000)
58
59

/* DDR configuration */
60
61
#define STM32MP_DDR_BASE		U(0xC0000000)
#define STM32MP_DDR_MAX_SIZE		U(0x40000000)	/* Max 1GB */
Yann Gautier's avatar
Yann Gautier committed
62
63
64
#ifdef AARCH32_SP_OPTEE
#define STM32MP_DDR_S_SIZE		U(0x01E00000)	/* 30 MB */
#define STM32MP_DDR_SHMEM_SIZE		U(0x00200000)	/* 2 MB */
65
66
67
#else
#define STM32MP_DDR_S_SIZE		U(0)
#define STM32MP_DDR_SHMEM_SIZE		U(0)
Yann Gautier's avatar
Yann Gautier committed
68
#endif
69
70

/* DDR power initializations */
71
#ifndef __ASSEMBLER__
72
73
74
enum ddr_type {
	STM32MP_DDR3,
	STM32MP_LPDDR2,
75
	STM32MP_LPDDR3
76
77
78
79
};
#endif

/* Section used inside TF binaries */
80
#define STM32MP_PARAM_LOAD_SIZE		U(0x00002400)	/* 9 KB for param */
81
/* 256 Octets reserved for header */
82
#define STM32MP_HEADER_SIZE		U(0x00000100)
83

84
85
86
#define STM32MP_BINARY_BASE		(STM32MP_SYSRAM_BASE +		\
					 STM32MP_PARAM_LOAD_SIZE +	\
					 STM32MP_HEADER_SIZE)
87

88
89
90
#define STM32MP_BINARY_SIZE		(STM32MP_SYSRAM_SIZE -		\
					 (STM32MP_PARAM_LOAD_SIZE +	\
					  STM32MP_HEADER_SIZE))
91

Yann Gautier's avatar
Yann Gautier committed
92
93
94
95
96
97
98
99
#ifdef AARCH32_SP_OPTEE
#define STM32MP_BL32_SIZE		U(0)

#define STM32MP_OPTEE_BASE		STM32MP_SYSRAM_BASE

#define STM32MP_OPTEE_SIZE		(STM32MP_DTB_BASE -  \
					 STM32MP_OPTEE_BASE)
#else
100
#if STACK_PROTECTOR_ENABLED
101
#define STM32MP_BL32_SIZE		U(0x00012000)	/* 72 KB for BL32 */
102
#else
103
#define STM32MP_BL32_SIZE		U(0x00011000)	/* 68 KB for BL32 */
104
#endif
Yann Gautier's avatar
Yann Gautier committed
105
#endif
106

107
108
109
#define STM32MP_BL32_BASE		(STM32MP_SYSRAM_BASE + \
					 STM32MP_SYSRAM_SIZE - \
					 STM32MP_BL32_SIZE)
110

Yann Gautier's avatar
Yann Gautier committed
111
112
#ifdef AARCH32_SP_OPTEE
#if STACK_PROTECTOR_ENABLED
113
#define STM32MP_BL2_SIZE		U(0x0001A000)	/* 100 KB for BL2 */
Yann Gautier's avatar
Yann Gautier committed
114
#else
115
#define STM32MP_BL2_SIZE		U(0x00018000)	/* 92 KB for BL2 */
Yann Gautier's avatar
Yann Gautier committed
116
117
#endif
#else
118
#if STACK_PROTECTOR_ENABLED
119
#define STM32MP_BL2_SIZE		U(0x00019000)	/* 96 KB for BL2 */
120
#else
121
#define STM32MP_BL2_SIZE		U(0x00017000)	/* 88 KB for BL2 */
122
#endif
Yann Gautier's avatar
Yann Gautier committed
123
#endif
124

125
126
#define STM32MP_BL2_BASE		(STM32MP_BL32_BASE - \
					 STM32MP_BL2_SIZE)
127

128
129
/* BL2 and BL32/sp_min require 4 tables */
#define MAX_XLAT_TABLES			U(4)		/* 16 KB for mapping */
130
131
132
133
134

/*
 * MAX_MMAP_REGIONS is usually:
 * BL stm32mp1_mmap size + mmap regions in *_plat_arch_setup
 */
135
136
137
138
139
140
#if defined(IMAGE_BL2)
  #define MAX_MMAP_REGIONS		11
#endif
#if defined(IMAGE_BL32)
  #define MAX_MMAP_REGIONS		6
#endif
141
142

/* DTB initialization value */
143
#define STM32MP_DTB_SIZE		U(0x00005000)	/* 20 KB for DTB */
144

145
146
#define STM32MP_DTB_BASE		(STM32MP_BL2_BASE - \
					 STM32MP_DTB_SIZE)
147

148
#define STM32MP_BL33_BASE		(STM32MP_DDR_BASE + U(0x100000))
149

150
151
152
153
154
155
/* Define maximum page size for NAND devices */
#define PLATFORM_MTD_MAX_PAGE_SIZE	U(0x1000)

/*******************************************************************************
 * STM32MP1 RAW partition offset for MTD devices
 ******************************************************************************/
156
157
158
159
160
161
162
#define STM32MP_NOR_BL33_OFFSET		U(0x00080000)
#ifdef AARCH32_SP_OPTEE
#define STM32MP_NOR_TEEH_OFFSET		U(0x00280000)
#define STM32MP_NOR_TEED_OFFSET		U(0x002C0000)
#define STM32MP_NOR_TEEX_OFFSET		U(0x00300000)
#endif

163
164
165
166
167
168
169
#define STM32MP_NAND_BL33_OFFSET	U(0x00200000)
#ifdef AARCH32_SP_OPTEE
#define STM32MP_NAND_TEEH_OFFSET	U(0x00600000)
#define STM32MP_NAND_TEED_OFFSET	U(0x00680000)
#define STM32MP_NAND_TEEX_OFFSET	U(0x00700000)
#endif

170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
/*******************************************************************************
 * STM32MP1 device/io map related constants (used for MMU)
 ******************************************************************************/
#define STM32MP1_DEVICE1_BASE		U(0x40000000)
#define STM32MP1_DEVICE1_SIZE		U(0x40000000)

#define STM32MP1_DEVICE2_BASE		U(0x80000000)
#define STM32MP1_DEVICE2_SIZE		U(0x40000000)

/*******************************************************************************
 * STM32MP1 RCC
 ******************************************************************************/
#define RCC_BASE			U(0x50000000)

/*******************************************************************************
 * STM32MP1 PWR
 ******************************************************************************/
#define PWR_BASE			U(0x50001000)

189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
/*******************************************************************************
 * STM32MP1 GPIO
 ******************************************************************************/
#define GPIOA_BASE			U(0x50002000)
#define GPIOB_BASE			U(0x50003000)
#define GPIOC_BASE			U(0x50004000)
#define GPIOD_BASE			U(0x50005000)
#define GPIOE_BASE			U(0x50006000)
#define GPIOF_BASE			U(0x50007000)
#define GPIOG_BASE			U(0x50008000)
#define GPIOH_BASE			U(0x50009000)
#define GPIOI_BASE			U(0x5000A000)
#define GPIOJ_BASE			U(0x5000B000)
#define GPIOK_BASE			U(0x5000C000)
#define GPIOZ_BASE			U(0x54004000)
#define GPIO_BANK_OFFSET		U(0x1000)

/* Bank IDs used in GPIO driver API */
#define GPIO_BANK_A			U(0)
#define GPIO_BANK_B			U(1)
#define GPIO_BANK_C			U(2)
#define GPIO_BANK_D			U(3)
#define GPIO_BANK_E			U(4)
#define GPIO_BANK_F			U(5)
#define GPIO_BANK_G			U(6)
#define GPIO_BANK_H			U(7)
#define GPIO_BANK_I			U(8)
#define GPIO_BANK_J			U(9)
#define GPIO_BANK_K			U(10)
#define GPIO_BANK_Z			U(25)

#define STM32MP_GPIOZ_PIN_MAX_COUNT	8

222
223
224
225
226
227
228
229
230
231
232
/*******************************************************************************
 * STM32MP1 UART
 ******************************************************************************/
#define USART1_BASE			U(0x5C000000)
#define USART2_BASE			U(0x4000E000)
#define USART3_BASE			U(0x4000F000)
#define UART4_BASE			U(0x40010000)
#define UART5_BASE			U(0x40011000)
#define USART6_BASE			U(0x44003000)
#define UART7_BASE			U(0x40018000)
#define UART8_BASE			U(0x40019000)
233
#define STM32MP_UART_BAUDRATE		U(115200)
234
235

/* For UART crash console */
236
#define STM32MP_DEBUG_USART_BASE	UART4_BASE
237
/* UART4 on HSI@64MHz, TX on GPIOG11 Alternate 6 */
238
#define STM32MP_DEBUG_USART_CLK_FRQ	64000000
239
240
241
242
243
244
245
246
247
#define DEBUG_UART_TX_GPIO_BANK_ADDRESS	GPIOG_BASE
#define DEBUG_UART_TX_GPIO_BANK_CLK_REG	RCC_MP_AHB4ENSETR
#define DEBUG_UART_TX_GPIO_BANK_CLK_EN	RCC_MP_AHB4ENSETR_GPIOGEN
#define DEBUG_UART_TX_GPIO_PORT		11
#define DEBUG_UART_TX_GPIO_ALTERNATE	6
#define DEBUG_UART_TX_CLKSRC_REG	RCC_UART24CKSELR
#define DEBUG_UART_TX_CLKSRC		RCC_UART24CKSELR_HSI
#define DEBUG_UART_TX_EN_REG		RCC_MP_APB1ENSETR
#define DEBUG_UART_TX_EN		RCC_MP_APB1ENSETR_UART4EN
248
249
250
251
252
253
254

/*******************************************************************************
 * STM32MP1 TZC (TZ400)
 ******************************************************************************/
#define STM32MP1_TZC_BASE		U(0x5C006000)

#define STM32MP1_TZC_A7_ID		U(0)
255
#define STM32MP1_TZC_M4_ID		U(1)
256
257
258
259
260
261
262
263
264
265
#define STM32MP1_TZC_LCD_ID		U(3)
#define STM32MP1_TZC_GPU_ID		U(4)
#define STM32MP1_TZC_MDMA_ID		U(5)
#define STM32MP1_TZC_DMA_ID		U(6)
#define STM32MP1_TZC_USB_HOST_ID	U(7)
#define STM32MP1_TZC_USB_OTG_ID		U(8)
#define STM32MP1_TZC_SDMMC_ID		U(9)
#define STM32MP1_TZC_ETH_ID		U(10)
#define STM32MP1_TZC_DAP_ID		U(15)

Yann Gautier's avatar
Yann Gautier committed
266
#define STM32MP1_FILTER_BIT_ALL		U(3)
267
268
269
270

/*******************************************************************************
 * STM32MP1 SDMMC
 ******************************************************************************/
271
272
273
274
#define STM32MP_SDMMC1_BASE		U(0x58005000)
#define STM32MP_SDMMC2_BASE		U(0x58007000)
#define STM32MP_SDMMC3_BASE		U(0x48004000)

275
276
277
278
279
#define STM32MP_MMC_INIT_FREQ			U(400000)	/*400 KHz*/
#define STM32MP_SD_NORMAL_SPEED_MAX_FREQ	U(25000000)	/*25 MHz*/
#define STM32MP_SD_HIGH_SPEED_MAX_FREQ		U(50000000)	/*50 MHz*/
#define STM32MP_EMMC_NORMAL_SPEED_MAX_FREQ	U(26000000)	/*26 MHz*/
#define STM32MP_EMMC_HIGH_SPEED_MAX_FREQ	U(52000000)	/*52 MHz*/
280

Yann Gautier's avatar
Yann Gautier committed
281
282
283
284
285
286
287
288
289
290
/*******************************************************************************
 * STM32MP1 BSEC / OTP
 ******************************************************************************/
#define STM32MP1_OTP_MAX_ID		0x5FU
#define STM32MP1_UPPER_OTP_START	0x20U

#define OTP_MAX_SIZE			(STM32MP1_OTP_MAX_ID + 1U)

/* OTP offsets */
#define DATA0_OTP			U(0)
291
#define PART_NUMBER_OTP			U(1)
292
#define NAND_OTP			U(9)
293
#define PACKAGE_OTP			U(16)
294
#define HW2_OTP				U(18)
Yann Gautier's avatar
Yann Gautier committed
295
296
297
298
299

/* OTP mask */
/* DATA0 */
#define DATA0_OTP_SECURED		BIT(6)

300
301
302
303
304
305
306
307
/* PART NUMBER */
#define PART_NUMBER_OTP_PART_MASK	GENMASK_32(7, 0)
#define PART_NUMBER_OTP_PART_SHIFT	0

/* PACKAGE */
#define PACKAGE_OTP_PKG_MASK		GENMASK_32(29, 27)
#define PACKAGE_OTP_PKG_SHIFT		27

Yann Gautier's avatar
Yann Gautier committed
308
309
310
311
312
/* IWDG OTP */
#define HW2_OTP_IWDG_HW_POS		U(3)
#define HW2_OTP_IWDG_FZ_STOP_POS	U(5)
#define HW2_OTP_IWDG_FZ_STANDBY_POS	U(7)

313
314
315
/* HW2 OTP */
#define HW2_OTP_PRODUCT_BELOW_2V5	BIT(13)

316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
/* NAND OTP */
/* NAND parameter storage flag */
#define NAND_PARAM_STORED_IN_OTP	BIT(31)

/* NAND page size in bytes */
#define NAND_PAGE_SIZE_MASK		GENMASK_32(30, 29)
#define NAND_PAGE_SIZE_SHIFT		29
#define NAND_PAGE_SIZE_2K		U(0)
#define NAND_PAGE_SIZE_4K		U(1)
#define NAND_PAGE_SIZE_8K		U(2)

/* NAND block size in pages */
#define NAND_BLOCK_SIZE_MASK		GENMASK_32(28, 27)
#define NAND_BLOCK_SIZE_SHIFT		27
#define NAND_BLOCK_SIZE_64_PAGES	U(0)
#define NAND_BLOCK_SIZE_128_PAGES	U(1)
#define NAND_BLOCK_SIZE_256_PAGES	U(2)

/* NAND number of block (in unit of 256 blocs) */
#define NAND_BLOCK_NB_MASK		GENMASK_32(26, 19)
#define NAND_BLOCK_NB_SHIFT		19
#define NAND_BLOCK_NB_UNIT		U(256)

/* NAND bus width in bits */
#define NAND_WIDTH_MASK			BIT(18)
#define NAND_WIDTH_SHIFT		18

/* NAND number of ECC bits per 512 bytes */
#define NAND_ECC_BIT_NB_MASK		GENMASK_32(17, 15)
#define NAND_ECC_BIT_NB_SHIFT		15
#define NAND_ECC_BIT_NB_UNSET		U(0)
#define NAND_ECC_BIT_NB_1_BITS		U(1)
#define NAND_ECC_BIT_NB_4_BITS		U(2)
#define NAND_ECC_BIT_NB_8_BITS		U(3)
#define NAND_ECC_ON_DIE			U(4)

352
353
354
/* NAND number of planes */
#define NAND_PLANE_BIT_NB_MASK		BIT(14)

355
356
357
358
359
360
/*******************************************************************************
 * STM32MP1 TAMP
 ******************************************************************************/
#define TAMP_BASE			U(0x5C00A000)
#define TAMP_BKP_REGISTER_BASE		(TAMP_BASE + U(0x100))

361
#if !(defined(__LINKER__) || defined(__ASSEMBLER__))
362
363
364
365
366
367
static inline uint32_t tamp_bkpr(uint32_t idx)
{
	return TAMP_BKP_REGISTER_BASE + (idx << 2);
}
#endif

368
369
370
371
372
373
374
375
376
377
/*******************************************************************************
 * STM32MP1 DDRCTRL
 ******************************************************************************/
#define DDRCTRL_BASE			U(0x5A003000)

/*******************************************************************************
 * STM32MP1 DDRPHYC
 ******************************************************************************/
#define DDRPHYC_BASE			U(0x5A004000)

Yann Gautier's avatar
Yann Gautier committed
378
379
380
381
382
383
384
385
386
387
/*******************************************************************************
 * STM32MP1 IWDG
 ******************************************************************************/
#define IWDG_MAX_INSTANCE		U(2)
#define IWDG1_INST			U(0)
#define IWDG2_INST			U(1)

#define IWDG1_BASE			U(0x5C003000)
#define IWDG2_BASE			U(0x5A002000)

388
389
390
391
392
/*******************************************************************************
 * STM32MP1 I2C4
 ******************************************************************************/
#define I2C4_BASE			U(0x5C002000)

Yann Gautier's avatar
Yann Gautier committed
393
394
395
396
397
/*******************************************************************************
 * STM32MP1 DBGMCU
 ******************************************************************************/
#define DBGMCU_BASE			U(0x50081000)

Yann Gautier's avatar
Yann Gautier committed
398
399
400
/*******************************************************************************
 * Device Tree defines
 ******************************************************************************/
401
#define DT_BSEC_COMPAT			"st,stm32mp15-bsec"
Yann Gautier's avatar
Yann Gautier committed
402
#define DT_IWDG_COMPAT			"st,stm32mp1-iwdg"
403
#define DT_PWR_COMPAT			"st,stm32mp1-pwr"
Yann Gautier's avatar
Yann Gautier committed
404
#define DT_RCC_CLK_COMPAT		"st,stm32mp1-rcc"
405
#define DT_SYSCFG_COMPAT		"st,stm32mp157-syscfg"
Yann Gautier's avatar
Yann Gautier committed
406

407
#endif /* STM32MP1_DEF_H */