gxl_def.h 4.38 KB
Newer Older
1
/*
2
 * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
3
4
5
6
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

Carlo Caione's avatar
Carlo Caione committed
7
8
#ifndef GXL_DEF_H
#define GXL_DEF_H
9
10
11
12
13
14

#include <lib/utils_def.h>

/*******************************************************************************
 * System oscillator
 ******************************************************************************/
15
#define AML_OSC24M_CLK_IN_HZ			ULL(24000000) /* 24 MHz */
16
17
18
19

/*******************************************************************************
 * Memory regions
 ******************************************************************************/
20
21
#define AML_NSDRAM0_BASE			UL(0x01000000)
#define AML_NSDRAM0_SIZE			UL(0x0F000000)
22

23
24
#define AML_NSDRAM1_BASE			UL(0x10000000)
#define AML_NSDRAM1_SIZE			UL(0x00100000)
25
26
27
28
29
30

#define BL31_BASE				UL(0x05100000)
#define BL31_SIZE				UL(0x000C0000)
#define BL31_LIMIT				(BL31_BASE + BL31_SIZE)

/* Shared memory used for SMC services */
31
32
#define AML_SHARE_MEM_INPUT_BASE		UL(0x050FE000)
#define AML_SHARE_MEM_OUTPUT_BASE		UL(0x050FF000)
33

34
35
#define AML_SEC_DEVICE0_BASE			UL(0xC0000000)
#define AML_SEC_DEVICE0_SIZE			UL(0x09000000)
36

37
38
#define AML_SEC_DEVICE1_BASE			UL(0xD0040000)
#define AML_SEC_DEVICE1_SIZE			UL(0x00008000)
39

40
41
#define AML_TZRAM_BASE				UL(0xD9000000)
#define AML_TZRAM_SIZE				UL(0x00014000)
42
43
44
/* Top 0xC000 bytes (up to 0xD9020000) used by BL2 */

/* Mailboxes */
45
46
#define AML_MHU_SECURE_SCP_TO_AP_PAYLOAD	UL(0xD9013800)
#define AML_MHU_SECURE_AP_TO_SCP_PAYLOAD	UL(0xD9013A00)
47
#define AML_PSCI_MAILBOX_BASE			UL(0xD9013F00)
48
49
50
51
52

// * [	 1K]	0xD901_3800 - 0xD901_3BFF	Secure Mailbox (3)
// * [	 1K]	0xD901_3400 - 0xD901_37FF	High Mailbox (2) *
// * [	 1K]	0xD901_3000 - 0xD901_33FF	High Mailbox (1) *

53
54
#define AML_TZROM_BASE				UL(0xD9040000)
#define AML_TZROM_SIZE				UL(0x00010000)
55

56
57
#define AML_SEC_DEVICE2_BASE			UL(0xDA000000)
#define AML_SEC_DEVICE2_SIZE			UL(0x00200000)
58

59
60
#define AML_SEC_DEVICE3_BASE			UL(0xDA800000)
#define AML_SEC_DEVICE3_SIZE			UL(0x00200000)
61
62
63
64

/*******************************************************************************
 * GIC-400 and interrupt handling related constants
 ******************************************************************************/
65
66
#define AML_GICD_BASE				UL(0xC4301000)
#define AML_GICC_BASE				UL(0xC4302000)
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81

#define IRQ_SEC_PHY_TIMER			29

#define IRQ_SEC_SGI_0				8
#define IRQ_SEC_SGI_1				9
#define IRQ_SEC_SGI_2				10
#define IRQ_SEC_SGI_3				11
#define IRQ_SEC_SGI_4				12
#define IRQ_SEC_SGI_5				13
#define IRQ_SEC_SGI_6				14
#define IRQ_SEC_SGI_7				15

/*******************************************************************************
 * UART definitions
 ******************************************************************************/
82
#define AML_UART0_AO_BASE			UL(0xC81004C0)
83
#define AML_UART0_AO_CLK_IN_HZ			AML_OSC24M_CLK_IN_HZ
84
#define AML_UART_BAUDRATE			U(115200)
85
86
87
88

/*******************************************************************************
 * Memory-mapped I/O Registers
 ******************************************************************************/
89
#define AML_AO_TIMESTAMP_CNTL			UL(0xC81000B4)
90

91
#define AML_SYS_CPU_CFG7			UL(0xC8834664)
92

93
#define AML_AO_RTI_STATUS_REG3			UL(0xDA10001C)
94
95
96
97
98
99
#define AML_AO_RTI_SCP_STAT			UL(0xDA10023C)
#define AML_AO_RTI_SCP_READY_OFF		U(0x14)
#define AML_A0_RTI_SCP_READY_MASK		U(3)
#define AML_AO_RTI_SCP_IS_READY(v)		\
	((((v) >> AML_AO_RTI_SCP_READY_OFF) & \
	  AML_A0_RTI_SCP_READY_MASK) == AML_A0_RTI_SCP_READY_MASK)
100

101
102
103
104
105
106
#define AML_HIU_MAILBOX_SET_0			UL(0xDA83C404)
#define AML_HIU_MAILBOX_STAT_0			UL(0xDA83C408)
#define AML_HIU_MAILBOX_CLR_0			UL(0xDA83C40C)
#define AML_HIU_MAILBOX_SET_3			UL(0xDA83C428)
#define AML_HIU_MAILBOX_STAT_3			UL(0xDA83C42C)
#define AML_HIU_MAILBOX_CLR_3			UL(0xDA83C430)
107
108
109
110

/*******************************************************************************
 * System Monitor Call IDs and arguments
 ******************************************************************************/
111
112
#define AML_SM_GET_SHARE_MEM_INPUT_BASE		U(0x82000020)
#define AML_SM_GET_SHARE_MEM_OUTPUT_BASE	U(0x82000021)
113

114
115
#define AML_SM_EFUSE_READ			U(0x82000030)
#define AML_SM_EFUSE_USER_MAX			U(0x82000033)
116

117
118
#define AML_SM_JTAG_ON				U(0x82000040)
#define AML_SM_JTAG_OFF				U(0x82000041)
119
#define AML_SM_GET_CHIP_ID			U(0x82000044)
120

121
122
#define AML_JTAG_STATE_ON			U(0)
#define AML_JTAG_STATE_OFF			U(1)
123

124
125
126
127
#define AML_JTAG_M3_AO				U(0)
#define AML_JTAG_M3_EE				U(1)
#define AML_JTAG_A53_AO				U(2)
#define AML_JTAG_A53_EE				U(3)
128

Carlo Caione's avatar
Carlo Caione committed
129
#endif /* GXL_DEF_H */