bl2_entrypoint.S 3.18 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <arch.h>
8
#include <asm_macros.S>
9
#include <bl_common.h>
10
11
12
13
14
15


	.globl	bl2_entrypoint



16
func bl2_entrypoint
17
	/*---------------------------------------------
18
19
20
	 * Save from x1 the extents of the tzram
	 * available to BL2 for future use.
	 * x0 is not currently used.
21
	 * ---------------------------------------------
22
23
	 */
	mov	x20, x1
24

25
26
27
28
29
30
	/* ---------------------------------------------
	 * Set the exception vector to something sane.
	 * ---------------------------------------------
	 */
	adr	x0, early_exceptions
	msr	vbar_el1, x0
31
32
33
34
35
36
37
38
	isb

	/* ---------------------------------------------
	 * Enable the SError interrupt now that the
	 * exception vectors have been setup.
	 * ---------------------------------------------
	 */
	msr	daifclr, #DAIF_ABT_BIT
39
40

	/* ---------------------------------------------
41
42
	 * Enable the instruction cache, stack pointer
	 * and data access alignment checks
43
44
	 * ---------------------------------------------
	 */
45
	mov	x1, #(SCTLR_I_BIT | SCTLR_A_BIT | SCTLR_SA_BIT)
46
	mrs	x0, sctlr_el1
47
	orr	x0, x0, x1
48
49
50
	msr	sctlr_el1, x0
	isb

51
52
53
54
55
56
57
58
59
60
61
62
63
64
	/* ---------------------------------------------
	 * Invalidate the RW memory used by the BL2
	 * image. This includes the data and NOBITS
	 * sections. This is done to safeguard against
	 * possible corruption of this memory by dirty
	 * cache lines in a system cache as a result of
	 * use by an earlier boot loader stage.
	 * ---------------------------------------------
	 */
	adr	x0, __RW_START__
	adr	x1, __RW_END__
	sub	x1, x1, x0
	bl	inv_dcache_range

65
66
67
68
69
70
71
72
	/* ---------------------------------------------
	 * Zero out NOBITS sections. There are 2 of them:
	 *   - the .bss section;
	 *   - the coherent memory section.
	 * ---------------------------------------------
	 */
	ldr	x0, =__BSS_START__
	ldr	x1, =__BSS_SIZE__
73
	bl	zeromem
74

75
#if USE_COHERENT_MEM
76
77
	ldr	x0, =__COHERENT_RAM_START__
	ldr	x1, =__COHERENT_RAM_UNALIGNED_SIZE__
78
	bl	zeromem
79
#endif
80

81
	/* --------------------------------------------
82
83
84
85
86
	 * Allocate a stack whose memory will be marked
	 * as Normal-IS-WBWA when the MMU is enabled.
	 * There is no risk of reading stale stack
	 * memory after enabling the MMU as only the
	 * primary cpu is running at the moment.
87
88
	 * --------------------------------------------
	 */
89
	bl	plat_set_my_stack
90

91
92
93
94
95
96
97
98
99
	/* ---------------------------------------------
	 * Initialize the stack protector canary before
	 * any C code is called.
	 * ---------------------------------------------
	 */
#if STACK_PROTECTOR_ENABLED
	bl	update_stack_protector_canary
#endif

100
101
102
103
104
	/* ---------------------------------------------
	 * Perform early platform setup & platform
	 * specific early arch. setup e.g. mmu setup
	 * ---------------------------------------------
	 */
105
	mov	x0, x20
106
107
108
109
110
111
112
113
	bl	bl2_early_platform_setup
	bl	bl2_plat_arch_setup

	/* ---------------------------------------------
	 * Jump to main function.
	 * ---------------------------------------------
	 */
	bl	bl2_main
114
115
116
117
118

	/* ---------------------------------------------
	 * Should never reach this point.
	 * ---------------------------------------------
	 */
119
	no_ret	plat_panic_handler
120

121
endfunc bl2_entrypoint