plat_arm.h 9.99 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
 */
6
7
#ifndef PLAT_ARM_H
#define PLAT_ARM_H
8
9

#include <stdint.h>
10
11
12
13
14
15
16
17

#include <drivers/arm/tzc_common.h>
#include <lib/bakery_lock.h>
#include <lib/cassert.h>
#include <lib/el3_runtime/cpu_data.h>
#include <lib/spinlock.h>
#include <lib/utils_def.h>
#include <lib/xlat_tables/xlat_tables_compat.h>
18

19
20
21
22
/*******************************************************************************
 * Forward declarations
 ******************************************************************************/
struct meminfo;
23
struct image_info;
24
struct bl_params;
25

26
27
28
typedef struct arm_tzc_regions_info {
	unsigned long long base;
	unsigned long long end;
Antonio Nino Diaz's avatar
Antonio Nino Diaz committed
29
	unsigned int sec_attr;
30
31
32
33
34
35
36
37
38
39
40
	unsigned int nsaid_permissions;
} arm_tzc_regions_info_t;

/*******************************************************************************
 * Default mapping definition of the TrustZone Controller for ARM standard
 * platforms.
 * Configure:
 *   - Region 0 with no access;
 *   - Region 1 with secure access only;
 *   - the remaining DRAM regions access from the given Non-Secure masters.
 ******************************************************************************/
41
#if ENABLE_SPM && SPM_MM
42
43
44
45
46
47
48
#define ARM_TZC_REGIONS_DEF						\
	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END,			\
		TZC_REGION_S_RDWR, 0},					\
	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
		PLAT_ARM_TZC_NS_DEV_ACCESS}, 				\
	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
		PLAT_ARM_TZC_NS_DEV_ACCESS},				\
49
50
	{PLAT_SP_IMAGE_NS_BUF_BASE, (PLAT_SP_IMAGE_NS_BUF_BASE +	\
		PLAT_SP_IMAGE_NS_BUF_SIZE) - 1, TZC_REGION_S_NONE,	\
51
52
53
54
55
56
57
58
59
60
61
62
		PLAT_ARM_TZC_NS_DEV_ACCESS}

#else
#define ARM_TZC_REGIONS_DEF						\
	{ARM_AP_TZC_DRAM1_BASE, ARM_EL3_TZC_DRAM1_END,			\
		TZC_REGION_S_RDWR, 0},					\
	{ARM_NS_DRAM1_BASE, ARM_NS_DRAM1_END, ARM_TZC_NS_DRAM_S_ACCESS, \
		PLAT_ARM_TZC_NS_DEV_ACCESS},	 			\
	{ARM_DRAM2_BASE, ARM_DRAM2_END, ARM_TZC_NS_DRAM_S_ACCESS,	\
		PLAT_ARM_TZC_NS_DEV_ACCESS}
#endif

63
64
65
66
67
#define ARM_CASSERT_MMAP						  \
	CASSERT((ARRAY_SIZE(plat_arm_mmap) - 1) <= PLAT_ARM_MMAP_ENTRIES, \
		assert_plat_arm_mmap_mismatch);				  \
	CASSERT((PLAT_ARM_MMAP_ENTRIES + ARM_BL_REGIONS)		  \
		<= MAX_MMAP_REGIONS,					  \
68
69
		assert_max_mmap_regions);

Roberto Vargas's avatar
Roberto Vargas committed
70
71
void arm_setup_romlib(void);

72
#if defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32))
73
74
75
76
/*
 * Use this macro to instantiate lock before it is used in below
 * arm_lock_xxx() macros
 */
77
#define ARM_INSTANTIATE_LOCK	static DEFINE_BAKERY_LOCK(arm_lock)
Soby Mathew's avatar
Soby Mathew committed
78
#define ARM_LOCK_GET_INSTANCE	(&arm_lock)
79
80
81
82
83
84
85
86

#if !HW_ASSISTED_COHERENCY
#define ARM_SCMI_INSTANTIATE_LOCK	DEFINE_BAKERY_LOCK(arm_scmi_lock)
#else
#define ARM_SCMI_INSTANTIATE_LOCK	spinlock_t arm_scmi_lock
#endif
#define ARM_SCMI_LOCK_GET_INSTANCE	(&arm_scmi_lock)

87
88
89
90
91
92
93
94
95
96
/*
 * These are wrapper macros to the Coherent Memory Bakery Lock API.
 */
#define arm_lock_init()		bakery_lock_init(&arm_lock)
#define arm_lock_get()		bakery_lock_get(&arm_lock)
#define arm_lock_release()	bakery_lock_release(&arm_lock)

#else

/*
97
 * Empty macros for all other BL stages other than BL31 and BL32
98
 */
99
#define ARM_INSTANTIATE_LOCK	static int arm_lock __unused
Soby Mathew's avatar
Soby Mathew committed
100
#define ARM_LOCK_GET_INSTANCE	0
101
102
103
104
#define arm_lock_init()
#define arm_lock_get()
#define arm_lock_release()

105
#endif /* defined(IMAGE_BL31) || (!defined(__aarch64__) && defined(IMAGE_BL32)) */
106

107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
#if ARM_RECOM_STATE_ID_ENC
/*
 * Macros used to parse state information from State-ID if it is using the
 * recommended encoding for State-ID.
 */
#define ARM_LOCAL_PSTATE_WIDTH		4
#define ARM_LOCAL_PSTATE_MASK		((1 << ARM_LOCAL_PSTATE_WIDTH) - 1)

/* Macros to construct the composite power state */

/* Make composite power state parameter till power level 0 */
#if PSCI_EXTENDED_STATE_ID

#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
		(((lvl0_state) << PSTATE_ID_SHIFT) | ((type) << PSTATE_TYPE_SHIFT))
#else
#define arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type) \
		(((lvl0_state) << PSTATE_ID_SHIFT) | \
		((pwr_lvl) << PSTATE_PWR_LVL_SHIFT) | \
		((type) << PSTATE_TYPE_SHIFT))
#endif /* __PSCI_EXTENDED_STATE_ID__ */

/* Make composite power state parameter till power level 1 */
#define arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type) \
		(((lvl1_state) << ARM_LOCAL_PSTATE_WIDTH) | \
		arm_make_pwrstate_lvl0(lvl0_state, pwr_lvl, type))

134
135
136
137
138
/* Make composite power state parameter till power level 2 */
#define arm_make_pwrstate_lvl2(lvl2_state, lvl1_state, lvl0_state, pwr_lvl, type) \
		(((lvl2_state) << (ARM_LOCAL_PSTATE_WIDTH * 2)) | \
		arm_make_pwrstate_lvl1(lvl1_state, lvl0_state, pwr_lvl, type))

139
140
#endif /* __ARM_RECOM_STATE_ID_ENC__ */

141
142
143
/* ARM State switch error codes */
#define STATE_SW_E_PARAM		(-2)
#define STATE_SW_E_DENIED		(-3)
144
145
146
147
148

/* IO storage utility functions */
void arm_io_setup(void);

/* Security utility functions */
149
void arm_tzc400_setup(const arm_tzc_regions_info_t *tzc_regions);
150
struct tzc_dmc500_driver_data;
151
152
void arm_tzc_dmc500_setup(struct tzc_dmc500_driver_data *plat_driver_data,
			const arm_tzc_regions_info_t *tzc_regions);
153

154
155
156
157
158
159
/* Console utility functions */
void arm_console_boot_init(void);
void arm_console_boot_end(void);
void arm_console_runtime_init(void);
void arm_console_runtime_end(void);

160
161
162
/* Systimer utility function */
void arm_configure_sys_timer(void);

163
/* PM utility functions */
164
165
int arm_validate_power_state(unsigned int power_state,
			    psci_power_state_t *req_state);
166
int arm_validate_psci_entrypoint(uintptr_t entrypoint);
167
int arm_validate_ns_entrypoint(uintptr_t entrypoint);
168
void arm_system_pwr_domain_save(void);
169
void arm_system_pwr_domain_resume(void);
Roberto Vargas's avatar
Roberto Vargas committed
170
int arm_psci_read_mem_protect(int *enabled);
171
int arm_nor_psci_write_mem_protect(int val);
172
173
void arm_nor_psci_do_static_mem_protect(void);
void arm_nor_psci_do_dyn_mem_protect(void);
174
int arm_psci_mem_protect_chk(uintptr_t base, u_register_t length);
175
176
177

/* Topology utility function */
int arm_check_mpidr(u_register_t mpidr);
178
179
180
181
182
183
184

/* BL1 utility functions */
void arm_bl1_early_platform_setup(void);
void arm_bl1_platform_setup(void);
void arm_bl1_plat_arch_setup(void);

/* BL2 utility functions */
185
void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, struct meminfo *mem_layout);
186
187
188
189
void arm_bl2_platform_setup(void);
void arm_bl2_plat_arch_setup(void);
uint32_t arm_get_spsr_for_bl32_entry(void);
uint32_t arm_get_spsr_for_bl33_entry(void);
190
int arm_bl2_plat_handle_post_image_load(unsigned int image_id);
191
int arm_bl2_handle_post_image_load(unsigned int image_id);
192
struct bl_params *arm_get_next_bl_params(void);
193

194
195
196
197
/* BL2 at EL3 functions */
void arm_bl2_el3_early_platform_setup(void);
void arm_bl2_el3_plat_arch_setup(void);

198
199
200
201
202
203
/* BL2U utility functions */
void arm_bl2u_early_platform_setup(struct meminfo *mem_layout,
				void *plat_info);
void arm_bl2u_platform_setup(void);
void arm_bl2u_plat_arch_setup(void);

204
/* BL31 utility functions */
205
206
void arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
				uintptr_t hw_config, void *plat_params_from_bl2);
207
void arm_bl31_platform_setup(void);
208
void arm_bl31_plat_runtime_setup(void);
209
210
211
212
213
void arm_bl31_plat_arch_setup(void);

/* TSP utility functions */
void arm_tsp_early_platform_setup(void);

214
/* SP_MIN utility functions */
215
216
void arm_sp_min_early_platform_setup(void *from_bl2, uintptr_t tos_fw_config,
				uintptr_t hw_config, void *plat_params_from_bl2);
217
void arm_sp_min_plat_runtime_setup(void);
218

219
220
/* FIP TOC validity check */
int arm_io_is_toc_valid(void);
221

222
223
/* Utility functions for Dynamic Config */
void arm_load_tb_fw_config(void);
224
225
void arm_bl2_set_tb_cfg_addr(void *dtb);
void arm_bl2_dyn_cfg_init(void);
226
227
void arm_bl1_set_mbedtls_heap(void);
int arm_get_mbedtls_heap(void **heap_addr, size_t *heap_size);
228

229
230
231
232
233
234
/*
 * Free the memory storing initialization code only used during an images boot
 * time so it can be reclaimed for runtime data
 */
void arm_free_init_memory(void);

235
236
237
/*
 * Mandatory functions required in ARM standard platforms
 */
238
unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr);
239
void plat_arm_gic_driver_init(void);
240
void plat_arm_gic_init(void);
241
242
void plat_arm_gic_cpuif_enable(void);
void plat_arm_gic_cpuif_disable(void);
243
244
void plat_arm_gic_redistif_on(void);
void plat_arm_gic_redistif_off(void);
245
void plat_arm_gic_pcpu_init(void);
246
247
void plat_arm_gic_save(void);
void plat_arm_gic_resume(void);
248
249
void plat_arm_security_setup(void);
void plat_arm_pwrc_setup(void);
250
251
252
void plat_arm_interconnect_init(void);
void plat_arm_interconnect_enter_coherency(void);
void plat_arm_interconnect_exit_coherency(void);
253
void plat_arm_program_trusted_mailbox(uintptr_t address);
254
int plat_arm_bl1_fwu_needed(void);
255
__dead2 void plat_arm_error_handler(int err);
256

257
258
259
260
261
/*
 * Optional function in ARM standard platforms
 */
void plat_arm_override_gicr_frames(const uintptr_t *plat_gicr_frames);

262
263
264
265
#if ARM_PLAT_MT
unsigned int plat_arm_get_cpu_pe_count(u_register_t mpidr);
#endif

266
267
268
269
270
271
/*
 * This function is called after loading SCP_BL2 image and it is used to perform
 * any platform-specific actions required to handle the SCP firmware.
 */
int plat_arm_bl2_handle_scp_bl2(struct image_info *scp_bl2_image_info);

272
273
274
275
276
/*
 * Optional functions required in ARM standard platforms
 */
void plat_arm_io_setup(void);
int plat_arm_get_alt_image_source(
277
278
279
	unsigned int image_id,
	uintptr_t *dev_handle,
	uintptr_t *image_spec);
280
unsigned int plat_arm_calc_core_pos(u_register_t mpidr);
281
const mmap_region_t *plat_arm_get_mmap(void);
282

283
284
285
/* Allow platform to override psci_pm_ops during runtime */
const plat_psci_ops_t *plat_arm_psci_override_pm_ops(plat_psci_ops_t *ops);

286
287
288
289
290
291
292
293
/* Execution state switch in ARM platforms */
int arm_execution_state_switch(unsigned int smc_fid,
		uint32_t pc_hi,
		uint32_t pc_lo,
		uint32_t cookie_hi,
		uint32_t cookie_lo,
		void *handle);

294
295
296
297
/* Optional functions for SP_MIN */
void plat_arm_sp_min_early_platform_setup(u_register_t arg0, u_register_t arg1,
			u_register_t arg2, u_register_t arg3);

Roberto Vargas's avatar
Roberto Vargas committed
298
299
300
/* global variables */
extern plat_psci_ops_t plat_arm_psci_pm_ops;
extern const mmap_region_t plat_arm_mmap[];
301
extern const unsigned int arm_pm_idle_states[];
Roberto Vargas's avatar
Roberto Vargas committed
302

303
304
305
306
/* secure watchdog */
void plat_arm_secure_wdt_start(void);
void plat_arm_secure_wdt_stop(void);

307
#endif /* PLAT_ARM_H */