stm32mp1_clk.c 43.3 KB
Newer Older
1
/*
2
 * Copyright (C) 2018-2019, STMicroelectronics - All Rights Reserved
3
4
5
6
7
8
9
 *
 * SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
 */

#include <assert.h>
#include <errno.h>
#include <stdint.h>
10
#include <stdio.h>
11
12
13

#include <libfdt.h>

14
15
#include <platform_def.h>

16
17
18
19
20
#include <arch.h>
#include <arch_helpers.h>
#include <common/debug.h>
#include <drivers/delay_timer.h>
#include <drivers/generic_delay_timer.h>
Yann Gautier's avatar
Yann Gautier committed
21
#include <drivers/st/stm32mp_clkfunc.h>
22
23
24
25
26
#include <drivers/st/stm32mp1_clk.h>
#include <drivers/st/stm32mp1_clkfunc.h>
#include <drivers/st/stm32mp1_rcc.h>
#include <dt-bindings/clock/stm32mp1-clksrc.h>
#include <lib/mmio.h>
Yann Gautier's avatar
Yann Gautier committed
27
#include <lib/spinlock.h>
28
29
30
#include <lib/utils_def.h>
#include <plat/common/platform.h>

31
#define MAX_HSI_HZ		64000000
Yann Gautier's avatar
Yann Gautier committed
32
#define USB_PHY_48_MHZ		48000000
33

34
35
#define TIMEOUT_US_200MS	U(200000)
#define TIMEOUT_US_1S		U(1000000)
36

37
38
39
40
41
#define PLLRDY_TIMEOUT		TIMEOUT_US_200MS
#define CLKSRC_TIMEOUT		TIMEOUT_US_200MS
#define CLKDIV_TIMEOUT		TIMEOUT_US_200MS
#define HSIDIV_TIMEOUT		TIMEOUT_US_200MS
#define OSCRDY_TIMEOUT		TIMEOUT_US_1S
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72

enum stm32mp1_parent_id {
/* Oscillators are defined in enum stm32mp_osc_id */

/* Other parent source */
	_HSI_KER = NB_OSC,
	_HSE_KER,
	_HSE_KER_DIV2,
	_CSI_KER,
	_PLL1_P,
	_PLL1_Q,
	_PLL1_R,
	_PLL2_P,
	_PLL2_Q,
	_PLL2_R,
	_PLL3_P,
	_PLL3_Q,
	_PLL3_R,
	_PLL4_P,
	_PLL4_Q,
	_PLL4_R,
	_ACLK,
	_PCLK1,
	_PCLK2,
	_PCLK3,
	_PCLK4,
	_PCLK5,
	_HCLK6,
	_HCLK2,
	_CK_PER,
	_CK_MPU,
Yann Gautier's avatar
Yann Gautier committed
73
	_USB_PHY_48,
74
75
76
77
	_PARENT_NB,
	_UNKNOWN_ID = 0xff,
};

Yann Gautier's avatar
Yann Gautier committed
78
/* Lists only the parent clock we are interested in */
79
enum stm32mp1_parent_sel {
Yann Gautier's avatar
Yann Gautier committed
80
81
82
	_I2C12_SEL,
	_I2C35_SEL,
	_STGEN_SEL,
83
	_I2C46_SEL,
Yann Gautier's avatar
Yann Gautier committed
84
85
86
	_SPI6_SEL,
	_USART1_SEL,
	_RNG1_SEL,
87
88
89
90
91
92
93
94
	_UART6_SEL,
	_UART24_SEL,
	_UART35_SEL,
	_UART78_SEL,
	_SDMMC12_SEL,
	_SDMMC3_SEL,
	_QSPI_SEL,
	_FMC_SEL,
Yann Gautier's avatar
Yann Gautier committed
95
	_ASS_SEL,
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
	_USBPHY_SEL,
	_USBO_SEL,
	_PARENT_SEL_NB,
	_UNKNOWN_SEL = 0xff,
};

enum stm32mp1_pll_id {
	_PLL1,
	_PLL2,
	_PLL3,
	_PLL4,
	_PLL_NB
};

enum stm32mp1_div_id {
	_DIV_P,
	_DIV_Q,
	_DIV_R,
	_DIV_NB,
};

enum stm32mp1_clksrc_id {
	CLKSRC_MPU,
	CLKSRC_AXI,
	CLKSRC_PLL12,
	CLKSRC_PLL3,
	CLKSRC_PLL4,
	CLKSRC_RTC,
	CLKSRC_MCO1,
	CLKSRC_MCO2,
	CLKSRC_NB
};

enum stm32mp1_clkdiv_id {
	CLKDIV_MPU,
	CLKDIV_AXI,
	CLKDIV_APB1,
	CLKDIV_APB2,
	CLKDIV_APB3,
	CLKDIV_APB4,
	CLKDIV_APB5,
	CLKDIV_RTC,
	CLKDIV_MCO1,
	CLKDIV_MCO2,
	CLKDIV_NB
};

enum stm32mp1_pllcfg {
	PLLCFG_M,
	PLLCFG_N,
	PLLCFG_P,
	PLLCFG_Q,
	PLLCFG_R,
	PLLCFG_O,
	PLLCFG_NB
};

enum stm32mp1_pllcsg {
	PLLCSG_MOD_PER,
	PLLCSG_INC_STEP,
	PLLCSG_SSCG_MODE,
	PLLCSG_NB
};

enum stm32mp1_plltype {
	PLL_800,
	PLL_1600,
	PLL_TYPE_NB
};

struct stm32mp1_pll {
	uint8_t refclk_min;
	uint8_t refclk_max;
	uint8_t divn_max;
};

struct stm32mp1_clk_gate {
	uint16_t offset;
	uint8_t bit;
	uint8_t index;
	uint8_t set_clr;
Yann Gautier's avatar
Yann Gautier committed
177
178
	uint8_t sel; /* Relates to enum stm32mp1_parent_sel */
	uint8_t fixed; /* Relates to enum stm32mp1_parent_id */
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
};

struct stm32mp1_clk_sel {
	uint16_t offset;
	uint8_t src;
	uint8_t msk;
	uint8_t nb_parent;
	const uint8_t *parent;
};

#define REFCLK_SIZE 4
struct stm32mp1_clk_pll {
	enum stm32mp1_plltype plltype;
	uint16_t rckxselr;
	uint16_t pllxcfgr1;
	uint16_t pllxcfgr2;
	uint16_t pllxfracr;
	uint16_t pllxcr;
	uint16_t pllxcsgr;
	enum stm32mp_osc_id refclk[REFCLK_SIZE];
};

Yann Gautier's avatar
Yann Gautier committed
201
202
/* Clocks with selectable source and non set/clr register access */
#define _CLK_SELEC(off, b, idx, s)			\
203
204
205
206
207
208
209
210
211
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 0,				\
		.sel = (s),				\
		.fixed = _UNKNOWN_ID,			\
	}

Yann Gautier's avatar
Yann Gautier committed
212
213
/* Clocks with fixed source and non set/clr register access */
#define _CLK_FIXED(off, b, idx, f)			\
214
215
216
217
218
219
220
221
222
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 0,				\
		.sel = _UNKNOWN_SEL,			\
		.fixed = (f),				\
	}

Yann Gautier's avatar
Yann Gautier committed
223
224
/* Clocks with selectable source and set/clr register access */
#define _CLK_SC_SELEC(off, b, idx, s)			\
225
226
227
228
229
230
231
232
233
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 1,				\
		.sel = (s),				\
		.fixed = _UNKNOWN_ID,			\
	}

Yann Gautier's avatar
Yann Gautier committed
234
235
/* Clocks with fixed source and set/clr register access */
#define _CLK_SC_FIXED(off, b, idx, f)			\
236
237
238
239
240
241
242
243
244
	{						\
		.offset = (off),			\
		.bit = (b),				\
		.index = (idx),				\
		.set_clr = 1,				\
		.sel = _UNKNOWN_SEL,			\
		.fixed = (f),				\
	}

Yann Gautier's avatar
Yann Gautier committed
245
#define _CLK_PARENT(idx, off, s, m, p)			\
246
247
248
249
250
	[(idx)] = {					\
		.offset = (off),			\
		.src = (s),				\
		.msk = (m),				\
		.parent = (p),				\
Yann Gautier's avatar
Yann Gautier committed
251
		.nb_parent = ARRAY_SIZE(p)		\
252
253
	}

Yann Gautier's avatar
Yann Gautier committed
254
255
256
#define _CLK_PLL(idx, type, off1, off2, off3,		\
		 off4, off5, off6,			\
		 p1, p2, p3, p4)			\
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
	[(idx)] = {					\
		.plltype = (type),			\
		.rckxselr = (off1),			\
		.pllxcfgr1 = (off2),			\
		.pllxcfgr2 = (off3),			\
		.pllxfracr = (off4),			\
		.pllxcr = (off5),			\
		.pllxcsgr = (off6),			\
		.refclk[0] = (p1),			\
		.refclk[1] = (p2),			\
		.refclk[2] = (p3),			\
		.refclk[3] = (p4),			\
	}

static const uint8_t stm32mp1_clks[][2] = {
Yann Gautier's avatar
Yann Gautier committed
272
273
274
275
276
277
278
279
280
	{ CK_PER, _CK_PER },
	{ CK_MPU, _CK_MPU },
	{ CK_AXI, _ACLK },
	{ CK_HSE, _HSE },
	{ CK_CSI, _CSI },
	{ CK_LSI, _LSI },
	{ CK_LSE, _LSE },
	{ CK_HSI, _HSI },
	{ CK_HSE_DIV2, _HSE_KER_DIV2 },
281
282
};

Yann Gautier's avatar
Yann Gautier committed
283
284
#define NB_GATES	ARRAY_SIZE(stm32mp1_clk_gate)

285
static const struct stm32mp1_clk_gate stm32mp1_clk_gate[] = {
Yann Gautier's avatar
Yann Gautier committed
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
	_CLK_FIXED(RCC_DDRITFCR, 0, DDRC1, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 1, DDRC1LP, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 2, DDRC2, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 3, DDRC2LP, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 4, DDRPHYC, _PLL2_R),
	_CLK_FIXED(RCC_DDRITFCR, 5, DDRPHYCLP, _PLL2_R),
	_CLK_FIXED(RCC_DDRITFCR, 6, DDRCAPB, _PCLK4),
	_CLK_FIXED(RCC_DDRITFCR, 7, DDRCAPBLP, _PCLK4),
	_CLK_FIXED(RCC_DDRITFCR, 8, AXIDCG, _ACLK),
	_CLK_FIXED(RCC_DDRITFCR, 9, DDRPHYCAPB, _PCLK4),
	_CLK_FIXED(RCC_DDRITFCR, 10, DDRPHYCAPBLP, _PCLK4),

	_CLK_SC_FIXED(RCC_MP_APB1ENSETR, 6, TIM12_K, _PCLK1),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 14, USART2_K, _UART24_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 15, USART3_K, _UART35_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 16, UART4_K, _UART24_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 17, UART5_K, _UART35_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 18, UART7_K, _UART78_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 19, UART8_K, _UART78_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 21, I2C1_K, _I2C12_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 22, I2C2_K, _I2C12_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 23, I2C3_K, _I2C35_SEL),
	_CLK_SC_SELEC(RCC_MP_APB1ENSETR, 24, I2C5_K, _I2C35_SEL),

	_CLK_SC_FIXED(RCC_MP_APB2ENSETR, 2, TIM15_K, _PCLK2),
	_CLK_SC_SELEC(RCC_MP_APB2ENSETR, 13, USART6_K, _UART6_SEL),

	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 8, DDRPERFM, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 15, IWDG2, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_APB4ENSETR, 16, USBPHY_K, _USBPHY_SEL),

	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 0, SPI6_K, _SPI6_SEL),
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 2, I2C4_K, _I2C46_SEL),
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 3, I2C6_K, _I2C46_SEL),
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 4, USART1_K, _USART1_SEL),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 8, RTCAPB, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 11, TZC1, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 12, TZC2, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 13, TZPC, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 15, IWDG1, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_APB5ENSETR, 16, BSEC, _PCLK5),
	_CLK_SC_SELEC(RCC_MP_APB5ENSETR, 20, STGEN_K, _STGEN_SEL),

	_CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 8, USBO_K, _USBO_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB2ENSETR, 16, SDMMC3_K, _SDMMC3_SEL),

	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 0, GPIOA, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 1, GPIOB, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 2, GPIOC, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 3, GPIOD, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 4, GPIOE, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 5, GPIOF, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 6, GPIOG, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 7, GPIOH, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 8, GPIOI, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 9, GPIOJ, _UNKNOWN_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB4ENSETR, 10, GPIOK, _UNKNOWN_SEL),

	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 0, GPIOZ, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 4, CRYP1, _PCLK5),
	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 5, HASH1, _PCLK5),
	_CLK_SC_SELEC(RCC_MP_AHB5ENSETR, 6, RNG1_K, _RNG1_SEL),
	_CLK_SC_FIXED(RCC_MP_AHB5ENSETR, 8, BKPSRAM, _PCLK5),

	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 12, FMC_K, _FMC_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 14, QSPI_K, _QSPI_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 16, SDMMC1_K, _SDMMC12_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 17, SDMMC2_K, _SDMMC12_SEL),
	_CLK_SC_SELEC(RCC_MP_AHB6ENSETR, 24, USBH, _UNKNOWN_SEL),

	_CLK_SELEC(RCC_DBGCFGR, 8, CK_DBG, _UNKNOWN_SEL),
};

static const uint8_t i2c12_parents[] = {
	_PCLK1, _PLL4_R, _HSI_KER, _CSI_KER
};

static const uint8_t i2c35_parents[] = {
	_PCLK1, _PLL4_R, _HSI_KER, _CSI_KER
};

static const uint8_t stgen_parents[] = {
	_HSI_KER, _HSE_KER
};

static const uint8_t i2c46_parents[] = {
	_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER
};

static const uint8_t spi6_parents[] = {
	_PCLK5, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER, _PLL3_Q
};

static const uint8_t usart1_parents[] = {
	_PCLK5, _PLL3_Q, _HSI_KER, _CSI_KER, _PLL4_Q, _HSE_KER
};

static const uint8_t rng1_parents[] = {
	_CSI, _PLL4_R, _LSE, _LSI
};

static const uint8_t uart6_parents[] = {
	_PCLK2, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
};

static const uint8_t uart234578_parents[] = {
	_PCLK1, _PLL4_Q, _HSI_KER, _CSI_KER, _HSE_KER
};

static const uint8_t sdmmc12_parents[] = {
	_HCLK6, _PLL3_R, _PLL4_P, _HSI_KER
};

static const uint8_t sdmmc3_parents[] = {
	_HCLK2, _PLL3_R, _PLL4_P, _HSI_KER
};

static const uint8_t qspi_parents[] = {
	_ACLK, _PLL3_R, _PLL4_P, _CK_PER
};

static const uint8_t fmc_parents[] = {
	_ACLK, _PLL3_R, _PLL4_P, _CK_PER
};

static const uint8_t ass_parents[] = {
	_HSI, _HSE, _PLL2
413
414
};

Yann Gautier's avatar
Yann Gautier committed
415
416
417
418
419
420
421
static const uint8_t usbphy_parents[] = {
	_HSE_KER, _PLL4_R, _HSE_KER_DIV2
};

static const uint8_t usbo_parents[] = {
	_PLL4_R, _USB_PHY_48
};
422
423

static const struct stm32mp1_clk_sel stm32mp1_clk_sel[_PARENT_SEL_NB] = {
Yann Gautier's avatar
Yann Gautier committed
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
	_CLK_PARENT(_I2C12_SEL, RCC_I2C12CKSELR, 0, 0x7, i2c12_parents),
	_CLK_PARENT(_I2C35_SEL, RCC_I2C35CKSELR, 0, 0x7, i2c35_parents),
	_CLK_PARENT(_STGEN_SEL, RCC_STGENCKSELR, 0, 0x3, stgen_parents),
	_CLK_PARENT(_I2C46_SEL, RCC_I2C46CKSELR, 0, 0x7, i2c46_parents),
	_CLK_PARENT(_SPI6_SEL, RCC_SPI6CKSELR, 0, 0x7, spi6_parents),
	_CLK_PARENT(_USART1_SEL, RCC_UART1CKSELR, 0, 0x7, usart1_parents),
	_CLK_PARENT(_RNG1_SEL, RCC_RNG1CKSELR, 0, 0x3, rng1_parents),
	_CLK_PARENT(_UART6_SEL, RCC_UART6CKSELR, 0, 0x7, uart6_parents),
	_CLK_PARENT(_UART24_SEL, RCC_UART24CKSELR, 0, 0x7, uart234578_parents),
	_CLK_PARENT(_UART35_SEL, RCC_UART35CKSELR, 0, 0x7, uart234578_parents),
	_CLK_PARENT(_UART78_SEL, RCC_UART78CKSELR, 0, 0x7, uart234578_parents),
	_CLK_PARENT(_SDMMC12_SEL, RCC_SDMMC12CKSELR, 0, 0x7, sdmmc12_parents),
	_CLK_PARENT(_SDMMC3_SEL, RCC_SDMMC3CKSELR, 0, 0x7, sdmmc3_parents),
	_CLK_PARENT(_QSPI_SEL, RCC_QSPICKSELR, 0, 0xf, qspi_parents),
	_CLK_PARENT(_FMC_SEL, RCC_FMCCKSELR, 0, 0xf, fmc_parents),
	_CLK_PARENT(_ASS_SEL, RCC_ASSCKSELR, 0, 0x3, ass_parents),
	_CLK_PARENT(_USBPHY_SEL, RCC_USBCKSELR, 0, 0x3, usbphy_parents),
	_CLK_PARENT(_USBO_SEL, RCC_USBCKSELR, 4, 0x1, usbo_parents),
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
};

/* Define characteristic of PLL according type */
#define DIVN_MIN	24
static const struct stm32mp1_pll stm32mp1_pll[PLL_TYPE_NB] = {
	[PLL_800] = {
		.refclk_min = 4,
		.refclk_max = 16,
		.divn_max = 99,
	},
	[PLL_1600] = {
		.refclk_min = 8,
		.refclk_max = 16,
		.divn_max = 199,
	},
};

/* PLLNCFGR2 register divider by output */
static const uint8_t pllncfgr2[_DIV_NB] = {
	[_DIV_P] = RCC_PLLNCFGR2_DIVP_SHIFT,
	[_DIV_Q] = RCC_PLLNCFGR2_DIVQ_SHIFT,
Yann Gautier's avatar
Yann Gautier committed
463
	[_DIV_R] = RCC_PLLNCFGR2_DIVR_SHIFT,
464
465
466
};

static const struct stm32mp1_clk_pll stm32mp1_clk_pll[_PLL_NB] = {
Yann Gautier's avatar
Yann Gautier committed
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
	_CLK_PLL(_PLL1, PLL_1600,
		 RCC_RCK12SELR, RCC_PLL1CFGR1, RCC_PLL1CFGR2,
		 RCC_PLL1FRACR, RCC_PLL1CR, RCC_PLL1CSGR,
		 _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
	_CLK_PLL(_PLL2, PLL_1600,
		 RCC_RCK12SELR, RCC_PLL2CFGR1, RCC_PLL2CFGR2,
		 RCC_PLL2FRACR, RCC_PLL2CR, RCC_PLL2CSGR,
		 _HSI, _HSE, _UNKNOWN_OSC_ID, _UNKNOWN_OSC_ID),
	_CLK_PLL(_PLL3, PLL_800,
		 RCC_RCK3SELR, RCC_PLL3CFGR1, RCC_PLL3CFGR2,
		 RCC_PLL3FRACR, RCC_PLL3CR, RCC_PLL3CSGR,
		 _HSI, _HSE, _CSI, _UNKNOWN_OSC_ID),
	_CLK_PLL(_PLL4, PLL_800,
		 RCC_RCK4SELR, RCC_PLL4CFGR1, RCC_PLL4CFGR2,
		 RCC_PLL4FRACR, RCC_PLL4CR, RCC_PLL4CSGR,
		 _HSI, _HSE, _CSI, _I2S_CKIN),
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
};

/* Prescaler table lookups for clock computation */

/* div = /1 /2 /4 /8 /16 : same divider for PMU and APBX */
#define stm32mp1_mpu_div stm32mp1_mpu_apbx_div
#define stm32mp1_apbx_div stm32mp1_mpu_apbx_div
static const uint8_t stm32mp1_mpu_apbx_div[8] = {
	0, 1, 2, 3, 4, 4, 4, 4
};

/* div = /1 /2 /3 /4 */
static const uint8_t stm32mp1_axi_div[8] = {
	1, 2, 3, 4, 4, 4, 4, 4
};

Yann Gautier's avatar
Yann Gautier committed
499
500
501
502
503
504
505
506
507
508
/* RCC clock device driver private */
static unsigned long stm32mp1_osc[NB_OSC];
static struct spinlock reg_lock;
static unsigned int gate_refcounts[NB_GATES];
static struct spinlock refcount_lock;

static const struct stm32mp1_clk_gate *gate_ref(unsigned int idx)
{
	return &stm32mp1_clk_gate[idx];
}
509

Yann Gautier's avatar
Yann Gautier committed
510
511
512
513
static const struct stm32mp1_clk_sel *clk_sel_ref(unsigned int idx)
{
	return &stm32mp1_clk_sel[idx];
}
514

Yann Gautier's avatar
Yann Gautier committed
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
static const struct stm32mp1_clk_pll *pll_ref(unsigned int idx)
{
	return &stm32mp1_clk_pll[idx];
}

static int stm32mp1_lock_available(void)
{
	/* The spinlocks are used only when MMU is enabled */
	return (read_sctlr() & SCTLR_M_BIT) && (read_sctlr() & SCTLR_C_BIT);
}

static void stm32mp1_clk_lock(struct spinlock *lock)
{
	if (stm32mp1_lock_available() == 0U) {
		return;
	}

	/* Assume interrupts are masked */
	spin_lock(lock);
}

static void stm32mp1_clk_unlock(struct spinlock *lock)
{
	if (stm32mp1_lock_available() == 0U) {
		return;
	}

	spin_unlock(lock);
}

bool stm32mp1_rcc_is_secure(void)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	return (mmio_read_32(rcc_base + RCC_TZCR) & RCC_TZCR_TZEN) != 0;
}

void stm32mp1_clk_rcc_regs_lock(void)
{
	stm32mp1_clk_lock(&reg_lock);
}

void stm32mp1_clk_rcc_regs_unlock(void)
{
	stm32mp1_clk_unlock(&reg_lock);
}

static unsigned long stm32mp1_clk_get_fixed(enum stm32mp_osc_id idx)
563
564
565
566
567
{
	if (idx >= NB_OSC) {
		return 0;
	}

Yann Gautier's avatar
Yann Gautier committed
568
	return stm32mp1_osc[idx];
569
570
}

Yann Gautier's avatar
Yann Gautier committed
571
static int stm32mp1_clk_get_gated_id(unsigned long id)
572
{
Yann Gautier's avatar
Yann Gautier committed
573
	unsigned int i;
574

Yann Gautier's avatar
Yann Gautier committed
575
576
	for (i = 0U; i < NB_GATES; i++) {
		if (gate_ref(i)->index == id) {
577
578
579
580
581
582
583
584
585
			return i;
		}
	}

	ERROR("%s: clk id %d not found\n", __func__, (uint32_t)id);

	return -EINVAL;
}

Yann Gautier's avatar
Yann Gautier committed
586
static enum stm32mp1_parent_sel stm32mp1_clk_get_sel(int i)
587
{
Yann Gautier's avatar
Yann Gautier committed
588
	return (enum stm32mp1_parent_sel)(gate_ref(i)->sel);
589
590
}

Yann Gautier's avatar
Yann Gautier committed
591
static enum stm32mp1_parent_id stm32mp1_clk_get_fixed_parent(int i)
592
{
Yann Gautier's avatar
Yann Gautier committed
593
	return (enum stm32mp1_parent_id)(gate_ref(i)->fixed);
594
595
}

Yann Gautier's avatar
Yann Gautier committed
596
static int stm32mp1_clk_get_parent(unsigned long id)
597
{
Yann Gautier's avatar
Yann Gautier committed
598
	const struct stm32mp1_clk_sel *sel;
599
600
601
602
	uint32_t j, p_sel;
	int i;
	enum stm32mp1_parent_id p;
	enum stm32mp1_parent_sel s;
Yann Gautier's avatar
Yann Gautier committed
603
	uintptr_t rcc_base = stm32mp_rcc_base();
604

Yann Gautier's avatar
Yann Gautier committed
605
	for (j = 0U; j < ARRAY_SIZE(stm32mp1_clks); j++) {
606
607
608
609
610
		if (stm32mp1_clks[j][0] == id) {
			return (int)stm32mp1_clks[j][1];
		}
	}

Yann Gautier's avatar
Yann Gautier committed
611
	i = stm32mp1_clk_get_gated_id(id);
612
	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
613
		panic();
614
615
	}

Yann Gautier's avatar
Yann Gautier committed
616
	p = stm32mp1_clk_get_fixed_parent(i);
617
618
619
620
	if (p < _PARENT_NB) {
		return (int)p;
	}

Yann Gautier's avatar
Yann Gautier committed
621
622
	s = stm32mp1_clk_get_sel(i);
	if (s == _UNKNOWN_SEL) {
623
624
		return -EINVAL;
	}
Yann Gautier's avatar
Yann Gautier committed
625
626
	if (s >= _PARENT_SEL_NB) {
		panic();
627
628
	}

Yann Gautier's avatar
Yann Gautier committed
629
630
631
632
633
	sel = clk_sel_ref(s);
	p_sel = (mmio_read_32(rcc_base + sel->offset) >> sel->src) & sel->msk;
	if (p_sel < sel->nb_parent) {
		return (int)sel->parent[p_sel];
	}
634
635
636
637

	return -EINVAL;
}

Yann Gautier's avatar
Yann Gautier committed
638
static unsigned long stm32mp1_pll_get_fref(const struct stm32mp1_clk_pll *pll)
639
{
Yann Gautier's avatar
Yann Gautier committed
640
641
	uint32_t selr = mmio_read_32(stm32mp_rcc_base() + pll->rckxselr);
	uint32_t src = selr & RCC_SELR_REFCLK_SRC_MASK;
642

Yann Gautier's avatar
Yann Gautier committed
643
	return stm32mp1_clk_get_fixed(pll->refclk[src]);
644
645
646
647
648
649
650
651
}

/*
 * pll_get_fvco() : return the VCO or (VCO / 2) frequency for the requested PLL
 * - PLL1 & PLL2 => return VCO / 2 with Fpll_y_ck = FVCO / 2 * (DIVy + 1)
 * - PLL3 & PLL4 => return VCO     with Fpll_y_ck = FVCO / (DIVy + 1)
 * => in all cases Fpll_y_ck = pll_get_fvco() / (DIVy + 1)
 */
Yann Gautier's avatar
Yann Gautier committed
652
static unsigned long stm32mp1_pll_get_fvco(const struct stm32mp1_clk_pll *pll)
653
654
655
{
	unsigned long refclk, fvco;
	uint32_t cfgr1, fracr, divm, divn;
Yann Gautier's avatar
Yann Gautier committed
656
	uintptr_t rcc_base = stm32mp_rcc_base();
657

Yann Gautier's avatar
Yann Gautier committed
658
659
	cfgr1 = mmio_read_32(rcc_base + pll->pllxcfgr1);
	fracr = mmio_read_32(rcc_base + pll->pllxfracr);
660
661
662
663

	divm = (cfgr1 & (RCC_PLLNCFGR1_DIVM_MASK)) >> RCC_PLLNCFGR1_DIVM_SHIFT;
	divn = cfgr1 & RCC_PLLNCFGR1_DIVN_MASK;

Yann Gautier's avatar
Yann Gautier committed
664
	refclk = stm32mp1_pll_get_fref(pll);
665
666
667
668
669
670
671
672

	/*
	 * With FRACV :
	 *   Fvco = Fck_ref * ((DIVN + 1) + FRACV / 2^13) / (DIVM + 1)
	 * Without FRACV
	 *   Fvco = Fck_ref * ((DIVN + 1) / (DIVM + 1)
	 */
	if ((fracr & RCC_PLLNFRACR_FRACLE) != 0U) {
Yann Gautier's avatar
Yann Gautier committed
673
674
		uint32_t fracv = (fracr & RCC_PLLNFRACR_FRACV_MASK) >>
				 RCC_PLLNFRACR_FRACV_SHIFT;
675
676
		unsigned long long numerator, denominator;

Yann Gautier's avatar
Yann Gautier committed
677
678
679
		numerator = (((unsigned long long)divn + 1U) << 13) + fracv;
		numerator = refclk * numerator;
		denominator = ((unsigned long long)divm + 1U) << 13;
680
681
682
683
684
685
686
687
		fvco = (unsigned long)(numerator / denominator);
	} else {
		fvco = (unsigned long)(refclk * (divn + 1U) / (divm + 1U));
	}

	return fvco;
}

Yann Gautier's avatar
Yann Gautier committed
688
static unsigned long stm32mp1_read_pll_freq(enum stm32mp1_pll_id pll_id,
689
690
					    enum stm32mp1_div_id div_id)
{
Yann Gautier's avatar
Yann Gautier committed
691
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
692
693
694
695
696
697
698
	unsigned long dfout;
	uint32_t cfgr2, divy;

	if (div_id >= _DIV_NB) {
		return 0;
	}

Yann Gautier's avatar
Yann Gautier committed
699
	cfgr2 = mmio_read_32(stm32mp_rcc_base() + pll->pllxcfgr2);
700
701
	divy = (cfgr2 >> pllncfgr2[div_id]) & RCC_PLLNCFGR2_DIVX_MASK;

Yann Gautier's avatar
Yann Gautier committed
702
	dfout = stm32mp1_pll_get_fvco(pll) / (divy + 1U);
703
704
705
706

	return dfout;
}

Yann Gautier's avatar
Yann Gautier committed
707
static unsigned long get_clock_rate(int p)
708
709
710
{
	uint32_t reg, clkdiv;
	unsigned long clock = 0;
Yann Gautier's avatar
Yann Gautier committed
711
	uintptr_t rcc_base = stm32mp_rcc_base();
712
713
714
715

	switch (p) {
	case _CK_MPU:
	/* MPU sub system */
Yann Gautier's avatar
Yann Gautier committed
716
		reg = mmio_read_32(rcc_base + RCC_MPCKSELR);
717
718
		switch (reg & RCC_SELR_SRC_MASK) {
		case RCC_MPCKSELR_HSI:
Yann Gautier's avatar
Yann Gautier committed
719
			clock = stm32mp1_clk_get_fixed(_HSI);
720
721
			break;
		case RCC_MPCKSELR_HSE:
Yann Gautier's avatar
Yann Gautier committed
722
			clock = stm32mp1_clk_get_fixed(_HSE);
723
724
			break;
		case RCC_MPCKSELR_PLL:
Yann Gautier's avatar
Yann Gautier committed
725
			clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
726
727
			break;
		case RCC_MPCKSELR_PLL_MPUDIV:
Yann Gautier's avatar
Yann Gautier committed
728
			clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
729

Yann Gautier's avatar
Yann Gautier committed
730
			reg = mmio_read_32(rcc_base + RCC_MPCKDIVR);
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
			clkdiv = reg & RCC_MPUDIV_MASK;
			if (clkdiv != 0U) {
				clock /= stm32mp1_mpu_div[clkdiv];
			}
			break;
		default:
			break;
		}
		break;
	/* AXI sub system */
	case _ACLK:
	case _HCLK2:
	case _HCLK6:
	case _PCLK4:
	case _PCLK5:
Yann Gautier's avatar
Yann Gautier committed
746
		reg = mmio_read_32(rcc_base + RCC_ASSCKSELR);
747
748
		switch (reg & RCC_SELR_SRC_MASK) {
		case RCC_ASSCKSELR_HSI:
Yann Gautier's avatar
Yann Gautier committed
749
			clock = stm32mp1_clk_get_fixed(_HSI);
750
751
			break;
		case RCC_ASSCKSELR_HSE:
Yann Gautier's avatar
Yann Gautier committed
752
			clock = stm32mp1_clk_get_fixed(_HSE);
753
754
			break;
		case RCC_ASSCKSELR_PLL:
Yann Gautier's avatar
Yann Gautier committed
755
			clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
756
757
758
759
760
761
			break;
		default:
			break;
		}

		/* System clock divider */
Yann Gautier's avatar
Yann Gautier committed
762
		reg = mmio_read_32(rcc_base + RCC_AXIDIVR);
763
764
765
766
		clock /= stm32mp1_axi_div[reg & RCC_AXIDIV_MASK];

		switch (p) {
		case _PCLK4:
Yann Gautier's avatar
Yann Gautier committed
767
			reg = mmio_read_32(rcc_base + RCC_APB4DIVR);
768
769
770
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		case _PCLK5:
Yann Gautier's avatar
Yann Gautier committed
771
			reg = mmio_read_32(rcc_base + RCC_APB5DIVR);
772
773
774
775
776
777
778
			clock >>= stm32mp1_apbx_div[reg & RCC_APBXDIV_MASK];
			break;
		default:
			break;
		}
		break;
	case _CK_PER:
Yann Gautier's avatar
Yann Gautier committed
779
		reg = mmio_read_32(rcc_base + RCC_CPERCKSELR);
780
781
		switch (reg & RCC_SELR_SRC_MASK) {
		case RCC_CPERCKSELR_HSI:
Yann Gautier's avatar
Yann Gautier committed
782
			clock = stm32mp1_clk_get_fixed(_HSI);
783
784
			break;
		case RCC_CPERCKSELR_HSE:
Yann Gautier's avatar
Yann Gautier committed
785
			clock = stm32mp1_clk_get_fixed(_HSE);
786
787
			break;
		case RCC_CPERCKSELR_CSI:
Yann Gautier's avatar
Yann Gautier committed
788
			clock = stm32mp1_clk_get_fixed(_CSI);
789
790
791
792
793
794
795
			break;
		default:
			break;
		}
		break;
	case _HSI:
	case _HSI_KER:
Yann Gautier's avatar
Yann Gautier committed
796
		clock = stm32mp1_clk_get_fixed(_HSI);
797
798
799
		break;
	case _CSI:
	case _CSI_KER:
Yann Gautier's avatar
Yann Gautier committed
800
		clock = stm32mp1_clk_get_fixed(_CSI);
801
802
803
		break;
	case _HSE:
	case _HSE_KER:
Yann Gautier's avatar
Yann Gautier committed
804
		clock = stm32mp1_clk_get_fixed(_HSE);
805
806
		break;
	case _HSE_KER_DIV2:
Yann Gautier's avatar
Yann Gautier committed
807
		clock = stm32mp1_clk_get_fixed(_HSE) >> 1;
808
809
		break;
	case _LSI:
Yann Gautier's avatar
Yann Gautier committed
810
		clock = stm32mp1_clk_get_fixed(_LSI);
811
812
		break;
	case _LSE:
Yann Gautier's avatar
Yann Gautier committed
813
		clock = stm32mp1_clk_get_fixed(_LSE);
814
815
816
		break;
	/* PLL */
	case _PLL1_P:
Yann Gautier's avatar
Yann Gautier committed
817
		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_P);
818
819
		break;
	case _PLL1_Q:
Yann Gautier's avatar
Yann Gautier committed
820
		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_Q);
821
822
		break;
	case _PLL1_R:
Yann Gautier's avatar
Yann Gautier committed
823
		clock = stm32mp1_read_pll_freq(_PLL1, _DIV_R);
824
825
		break;
	case _PLL2_P:
Yann Gautier's avatar
Yann Gautier committed
826
		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_P);
827
828
		break;
	case _PLL2_Q:
Yann Gautier's avatar
Yann Gautier committed
829
		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_Q);
830
831
		break;
	case _PLL2_R:
Yann Gautier's avatar
Yann Gautier committed
832
		clock = stm32mp1_read_pll_freq(_PLL2, _DIV_R);
833
834
		break;
	case _PLL3_P:
Yann Gautier's avatar
Yann Gautier committed
835
		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_P);
836
837
		break;
	case _PLL3_Q:
Yann Gautier's avatar
Yann Gautier committed
838
		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_Q);
839
840
		break;
	case _PLL3_R:
Yann Gautier's avatar
Yann Gautier committed
841
		clock = stm32mp1_read_pll_freq(_PLL3, _DIV_R);
842
843
		break;
	case _PLL4_P:
Yann Gautier's avatar
Yann Gautier committed
844
		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_P);
845
846
		break;
	case _PLL4_Q:
Yann Gautier's avatar
Yann Gautier committed
847
		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_Q);
848
849
		break;
	case _PLL4_R:
Yann Gautier's avatar
Yann Gautier committed
850
		clock = stm32mp1_read_pll_freq(_PLL4, _DIV_R);
851
852
853
		break;
	/* Other */
	case _USB_PHY_48:
Yann Gautier's avatar
Yann Gautier committed
854
		clock = USB_PHY_48_MHZ;
855
856
857
858
859
860
861
862
		break;
	default:
		break;
	}

	return clock;
}

Yann Gautier's avatar
Yann Gautier committed
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
static void __clk_enable(struct stm32mp1_clk_gate const *gate)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (gate->set_clr != 0U) {
		mmio_write_32(rcc_base + gate->offset, BIT(gate->bit));
	} else {
		mmio_setbits_32(rcc_base + gate->offset, BIT(gate->bit));
	}

	VERBOSE("Clock %d has been enabled", gate->index);
}

static void __clk_disable(struct stm32mp1_clk_gate const *gate)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (gate->set_clr != 0U) {
		mmio_write_32(rcc_base + gate->offset + RCC_MP_ENCLRR_OFFSET,
			      BIT(gate->bit));
	} else {
		mmio_clrbits_32(rcc_base + gate->offset, BIT(gate->bit));
	}

	VERBOSE("Clock %d has been disabled", gate->index);
}

static bool __clk_is_enabled(struct stm32mp1_clk_gate const *gate)
{
	uintptr_t rcc_base = stm32mp_rcc_base();

	return mmio_read_32(rcc_base + gate->offset) & BIT(gate->bit);
}

unsigned int stm32mp1_clk_get_refcount(unsigned long id)
898
{
Yann Gautier's avatar
Yann Gautier committed
899
	int i = stm32mp1_clk_get_gated_id(id);
900
901

	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
902
		panic();
903
904
	}

Yann Gautier's avatar
Yann Gautier committed
905
	return gate_refcounts[i];
906
907
}

Yann Gautier's avatar
Yann Gautier committed
908
void __stm32mp1_clk_enable(unsigned long id, bool secure)
909
{
Yann Gautier's avatar
Yann Gautier committed
910
911
912
	const struct stm32mp1_clk_gate *gate;
	int i = stm32mp1_clk_get_gated_id(id);
	unsigned int *refcnt;
913
914

	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
915
916
		ERROR("Clock %d can't be enabled\n", (uint32_t)id);
		panic();
917
918
	}

Yann Gautier's avatar
Yann Gautier committed
919
920
921
922
923
924
925
	gate = gate_ref(i);
	refcnt = &gate_refcounts[i];

	stm32mp1_clk_lock(&refcount_lock);

	if (stm32mp_incr_shrefcnt(refcnt, secure) != 0) {
		__clk_enable(gate);
926
927
	}

Yann Gautier's avatar
Yann Gautier committed
928
	stm32mp1_clk_unlock(&refcount_lock);
929
930
}

Yann Gautier's avatar
Yann Gautier committed
931
void __stm32mp1_clk_disable(unsigned long id, bool secure)
932
{
Yann Gautier's avatar
Yann Gautier committed
933
934
935
	const struct stm32mp1_clk_gate *gate;
	int i = stm32mp1_clk_get_gated_id(id);
	unsigned int *refcnt;
936
937

	if (i < 0) {
Yann Gautier's avatar
Yann Gautier committed
938
939
		ERROR("Clock %d can't be disabled\n", (uint32_t)id);
		panic();
940
941
	}

Yann Gautier's avatar
Yann Gautier committed
942
943
944
945
946
947
948
	gate = gate_ref(i);
	refcnt = &gate_refcounts[i];

	stm32mp1_clk_lock(&refcount_lock);

	if (stm32mp_decr_shrefcnt(refcnt, secure) != 0) {
		__clk_disable(gate);
949
950
	}

Yann Gautier's avatar
Yann Gautier committed
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
	stm32mp1_clk_unlock(&refcount_lock);
}

void stm32mp_clk_enable(unsigned long id)
{
	__stm32mp1_clk_enable(id, true);
}

void stm32mp_clk_disable(unsigned long id)
{
	__stm32mp1_clk_disable(id, true);
}

bool stm32mp_clk_is_enabled(unsigned long id)
{
	int i = stm32mp1_clk_get_gated_id(id);

	if (i < 0) {
		panic();
	}

	return __clk_is_enabled(gate_ref(i));
973
974
}

975
unsigned long stm32mp_clk_get_rate(unsigned long id)
976
{
Yann Gautier's avatar
Yann Gautier committed
977
	int p = stm32mp1_clk_get_parent(id);
978
979
980
981
982

	if (p < 0) {
		return 0;
	}

Yann Gautier's avatar
Yann Gautier committed
983
	return get_clock_rate(p);
984
985
}

Yann Gautier's avatar
Yann Gautier committed
986
static void stm32mp1_ls_osc_set(bool enable, uint32_t offset, uint32_t mask_on)
987
{
Yann Gautier's avatar
Yann Gautier committed
988
	uintptr_t address = stm32mp_rcc_base() + offset;
989

Yann Gautier's avatar
Yann Gautier committed
990
	if (enable) {
991
992
993
994
995
996
		mmio_setbits_32(address, mask_on);
	} else {
		mmio_clrbits_32(address, mask_on);
	}
}

Yann Gautier's avatar
Yann Gautier committed
997
static void stm32mp1_hs_ocs_set(bool enable, uint32_t mask_on)
998
{
Yann Gautier's avatar
Yann Gautier committed
999
1000
1001
1002
	uint32_t offset = enable ? RCC_OCENSETR : RCC_OCENCLRR;
	uintptr_t address = stm32mp_rcc_base() + offset;

	mmio_write_32(address, mask_on);
1003
1004
}

Yann Gautier's avatar
Yann Gautier committed
1005
static int stm32mp1_osc_wait(bool enable, uint32_t offset, uint32_t mask_rdy)
1006
{
1007
	uint64_t timeout;
1008
	uint32_t mask_test;
Yann Gautier's avatar
Yann Gautier committed
1009
	uintptr_t address = stm32mp_rcc_base() + offset;
1010

Yann Gautier's avatar
Yann Gautier committed
1011
	if (enable) {
1012
1013
1014
1015
1016
		mask_test = mask_rdy;
	} else {
		mask_test = 0;
	}

1017
	timeout = timeout_init_us(OSCRDY_TIMEOUT);
1018
	while ((mmio_read_32(address) & mask_rdy) != mask_test) {
1019
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1020
			ERROR("OSC %x @ %lx timeout for enable=%d : 0x%x\n",
1021
1022
1023
1024
1025
1026
1027
1028
			      mask_rdy, address, enable, mmio_read_32(address));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1029
static void stm32mp1_lse_enable(bool bypass, bool digbyp, uint32_t lsedrv)
1030
1031
{
	uint32_t value;
Yann Gautier's avatar
Yann Gautier committed
1032
1033
1034
1035
1036
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (digbyp) {
		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_DIGBYP);
	}
1037

Yann Gautier's avatar
Yann Gautier committed
1038
1039
	if (bypass || digbyp) {
		mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_LSEBYP);
1040
1041
1042
1043
1044
1045
	}

	/*
	 * Warning: not recommended to switch directly from "high drive"
	 * to "medium low drive", and vice-versa.
	 */
Yann Gautier's avatar
Yann Gautier committed
1046
	value = (mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_LSEDRV_MASK) >>
1047
1048
1049
1050
1051
1052
1053
1054
1055
		RCC_BDCR_LSEDRV_SHIFT;

	while (value != lsedrv) {
		if (value > lsedrv) {
			value--;
		} else {
			value++;
		}

Yann Gautier's avatar
Yann Gautier committed
1056
		mmio_clrsetbits_32(rcc_base + RCC_BDCR,
1057
1058
1059
1060
				   RCC_BDCR_LSEDRV_MASK,
				   value << RCC_BDCR_LSEDRV_SHIFT);
	}

Yann Gautier's avatar
Yann Gautier committed
1061
	stm32mp1_ls_osc_set(true, RCC_BDCR, RCC_BDCR_LSEON);
1062
1063
}

Yann Gautier's avatar
Yann Gautier committed
1064
static void stm32mp1_lse_wait(void)
1065
{
Yann Gautier's avatar
Yann Gautier committed
1066
	if (stm32mp1_osc_wait(true, RCC_BDCR, RCC_BDCR_LSERDY) != 0) {
1067
1068
1069
1070
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1071
static void stm32mp1_lsi_set(bool enable)
1072
{
Yann Gautier's avatar
Yann Gautier committed
1073
1074
1075
	stm32mp1_ls_osc_set(enable, RCC_RDLSICR, RCC_RDLSICR_LSION);

	if (stm32mp1_osc_wait(enable, RCC_RDLSICR, RCC_RDLSICR_LSIRDY) != 0) {
1076
1077
1078
1079
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1080
static void stm32mp1_hse_enable(bool bypass, bool digbyp, bool css)
1081
{
Yann Gautier's avatar
Yann Gautier committed
1082
1083
1084
1085
	uintptr_t rcc_base = stm32mp_rcc_base();

	if (digbyp) {
		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_DIGBYP);
1086
1087
	}

Yann Gautier's avatar
Yann Gautier committed
1088
1089
1090
1091
1092
1093
	if (bypass || digbyp) {
		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSEBYP);
	}

	stm32mp1_hs_ocs_set(true, RCC_OCENR_HSEON);
	if (stm32mp1_osc_wait(true, RCC_OCRDYR, RCC_OCRDYR_HSERDY) != 0) {
1094
1095
1096
1097
		VERBOSE("%s: failed\n", __func__);
	}

	if (css) {
Yann Gautier's avatar
Yann Gautier committed
1098
		mmio_write_32(rcc_base + RCC_OCENSETR, RCC_OCENR_HSECSSON);
1099
1100
1101
	}
}

Yann Gautier's avatar
Yann Gautier committed
1102
static void stm32mp1_csi_set(bool enable)
1103
{
Yann Gautier's avatar
Yann Gautier committed
1104
1105
	stm32mp1_hs_ocs_set(enable, RCC_OCENR_CSION);
	if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_CSIRDY) != 0) {
1106
1107
1108
1109
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1110
static void stm32mp1_hsi_set(bool enable)
1111
{
Yann Gautier's avatar
Yann Gautier committed
1112
1113
	stm32mp1_hs_ocs_set(enable, RCC_OCENR_HSION);
	if (stm32mp1_osc_wait(enable, RCC_OCRDYR, RCC_OCRDYR_HSIRDY) != 0) {
1114
1115
1116
1117
		VERBOSE("%s: failed\n", __func__);
	}
}

Yann Gautier's avatar
Yann Gautier committed
1118
static int stm32mp1_set_hsidiv(uint8_t hsidiv)
1119
{
1120
	uint64_t timeout;
Yann Gautier's avatar
Yann Gautier committed
1121
1122
	uintptr_t rcc_base = stm32mp_rcc_base();
	uintptr_t address = rcc_base + RCC_OCRDYR;
1123

Yann Gautier's avatar
Yann Gautier committed
1124
	mmio_clrsetbits_32(rcc_base + RCC_HSICFGR,
1125
1126
1127
			   RCC_HSICFGR_HSIDIV_MASK,
			   RCC_HSICFGR_HSIDIV_MASK & (uint32_t)hsidiv);

1128
	timeout = timeout_init_us(HSIDIV_TIMEOUT);
1129
	while ((mmio_read_32(address) & RCC_OCRDYR_HSIDIVRDY) == 0U) {
1130
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1131
			ERROR("HSIDIV failed @ 0x%lx: 0x%x\n",
1132
1133
1134
1135
1136
1137
1138
1139
			      address, mmio_read_32(address));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1140
static int stm32mp1_hsidiv(unsigned long hsifreq)
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
{
	uint8_t hsidiv;
	uint32_t hsidivfreq = MAX_HSI_HZ;

	for (hsidiv = 0; hsidiv < 4U; hsidiv++) {
		if (hsidivfreq == hsifreq) {
			break;
		}

		hsidivfreq /= 2U;
	}

	if (hsidiv == 4U) {
		ERROR("Invalid clk-hsi frequency\n");
		return -1;
	}

	if (hsidiv != 0U) {
Yann Gautier's avatar
Yann Gautier committed
1159
		return stm32mp1_set_hsidiv(hsidiv);
1160
1161
1162
1163
1164
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
static bool stm32mp1_check_pll_conf(enum stm32mp1_pll_id pll_id,
				    unsigned int clksrc,
				    uint32_t *pllcfg, int plloff)
{
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t rcc_base = stm32mp_rcc_base();
	uintptr_t pllxcr = rcc_base + pll->pllxcr;
	enum stm32mp1_plltype type = pll->plltype;
	uintptr_t clksrc_address = rcc_base + (clksrc >> 4);
	unsigned long refclk;
	uint32_t ifrge = 0U;
	uint32_t src, value, fracv;

	/* Check PLL output */
	if (mmio_read_32(pllxcr) != RCC_PLLNCR_PLLON) {
		return false;
	}

	/* Check current clksrc */
	src = mmio_read_32(clksrc_address) & RCC_SELR_SRC_MASK;
	if (src != (clksrc & RCC_SELR_SRC_MASK)) {
		return false;
	}

	/* Check Div */
	src = mmio_read_32(rcc_base + pll->rckxselr) & RCC_SELR_REFCLK_SRC_MASK;

	refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) /
		 (pllcfg[PLLCFG_M] + 1U);

	if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) ||
	    (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) {
		return false;
	}

	if ((type == PLL_800) && (refclk >= 8000000U)) {
		ifrge = 1U;
	}

	value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) &
		RCC_PLLNCFGR1_DIVN_MASK;
	value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) &
		 RCC_PLLNCFGR1_DIVM_MASK;
	value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) &
		 RCC_PLLNCFGR1_IFRGE_MASK;
	if (mmio_read_32(rcc_base + pll->pllxcfgr1) != value) {
		return false;
	}

	/* Fractional configuration */
	fracv = fdt_read_uint32_default(plloff, "frac", 0);

	value = fracv << RCC_PLLNFRACR_FRACV_SHIFT;
	value |= RCC_PLLNFRACR_FRACLE;
	if (mmio_read_32(rcc_base + pll->pllxfracr) != value) {
		return false;
	}

	/* Output config */
	value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) &
		RCC_PLLNCFGR2_DIVP_MASK;
	value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) &
		 RCC_PLLNCFGR2_DIVQ_MASK;
	value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) &
		 RCC_PLLNCFGR2_DIVR_MASK;
	if (mmio_read_32(rcc_base + pll->pllxcfgr2) != value) {
		return false;
	}

	return true;
}

static void stm32mp1_pll_start(enum stm32mp1_pll_id pll_id)
1238
{
Yann Gautier's avatar
Yann Gautier committed
1239
1240
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1241

Yann Gautier's avatar
Yann Gautier committed
1242
	mmio_write_32(pllxcr, RCC_PLLNCR_PLLON);
1243
1244
}

Yann Gautier's avatar
Yann Gautier committed
1245
static int stm32mp1_pll_output(enum stm32mp1_pll_id pll_id, uint32_t output)
1246
{
Yann Gautier's avatar
Yann Gautier committed
1247
1248
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1249
	uint64_t timeout = timeout_init_us(PLLRDY_TIMEOUT);
1250
1251
1252

	/* Wait PLL lock */
	while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) == 0U) {
1253
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1254
			ERROR("PLL%d start failed @ 0x%lx: 0x%x\n",
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
			      pll_id, pllxcr, mmio_read_32(pllxcr));
			return -ETIMEDOUT;
		}
	}

	/* Start the requested output */
	mmio_setbits_32(pllxcr, output << RCC_PLLNCR_DIVEN_SHIFT);

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1266
static int stm32mp1_pll_stop(enum stm32mp1_pll_id pll_id)
1267
{
Yann Gautier's avatar
Yann Gautier committed
1268
1269
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t pllxcr = stm32mp_rcc_base() + pll->pllxcr;
1270
	uint64_t timeout;
1271
1272
1273
1274
1275
1276
1277
1278

	/* Stop all output */
	mmio_clrbits_32(pllxcr, RCC_PLLNCR_DIVPEN | RCC_PLLNCR_DIVQEN |
			RCC_PLLNCR_DIVREN);

	/* Stop PLL */
	mmio_clrbits_32(pllxcr, RCC_PLLNCR_PLLON);

1279
	timeout = timeout_init_us(PLLRDY_TIMEOUT);
1280
1281
	/* Wait PLL stopped */
	while ((mmio_read_32(pllxcr) & RCC_PLLNCR_PLLRDY) != 0U) {
1282
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1283
			ERROR("PLL%d stop failed @ 0x%lx: 0x%x\n",
1284
1285
1286
1287
1288
1289
1290
1291
			      pll_id, pllxcr, mmio_read_32(pllxcr));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1292
static void stm32mp1_pll_config_output(enum stm32mp1_pll_id pll_id,
1293
1294
				       uint32_t *pllcfg)
{
Yann Gautier's avatar
Yann Gautier committed
1295
1296
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t rcc_base = stm32mp_rcc_base();
1297
1298
1299
1300
1301
1302
1303
1304
	uint32_t value;

	value = (pllcfg[PLLCFG_P] << RCC_PLLNCFGR2_DIVP_SHIFT) &
		RCC_PLLNCFGR2_DIVP_MASK;
	value |= (pllcfg[PLLCFG_Q] << RCC_PLLNCFGR2_DIVQ_SHIFT) &
		 RCC_PLLNCFGR2_DIVQ_MASK;
	value |= (pllcfg[PLLCFG_R] << RCC_PLLNCFGR2_DIVR_SHIFT) &
		 RCC_PLLNCFGR2_DIVR_MASK;
Yann Gautier's avatar
Yann Gautier committed
1305
	mmio_write_32(rcc_base + pll->pllxcfgr2, value);
1306
1307
}

Yann Gautier's avatar
Yann Gautier committed
1308
static int stm32mp1_pll_config(enum stm32mp1_pll_id pll_id,
1309
1310
			       uint32_t *pllcfg, uint32_t fracv)
{
Yann Gautier's avatar
Yann Gautier committed
1311
1312
1313
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
	uintptr_t rcc_base = stm32mp_rcc_base();
	enum stm32mp1_plltype type = pll->plltype;
1314
1315
1316
1317
	unsigned long refclk;
	uint32_t ifrge = 0;
	uint32_t src, value;

Yann Gautier's avatar
Yann Gautier committed
1318
	src = mmio_read_32(rcc_base + pll->rckxselr) &
1319
1320
		RCC_SELR_REFCLK_SRC_MASK;

Yann Gautier's avatar
Yann Gautier committed
1321
	refclk = stm32mp1_clk_get_fixed(pll->refclk[src]) /
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
		 (pllcfg[PLLCFG_M] + 1U);

	if ((refclk < (stm32mp1_pll[type].refclk_min * 1000000U)) ||
	    (refclk > (stm32mp1_pll[type].refclk_max * 1000000U))) {
		return -EINVAL;
	}

	if ((type == PLL_800) && (refclk >= 8000000U)) {
		ifrge = 1U;
	}

	value = (pllcfg[PLLCFG_N] << RCC_PLLNCFGR1_DIVN_SHIFT) &
		RCC_PLLNCFGR1_DIVN_MASK;
	value |= (pllcfg[PLLCFG_M] << RCC_PLLNCFGR1_DIVM_SHIFT) &
		 RCC_PLLNCFGR1_DIVM_MASK;
	value |= (ifrge << RCC_PLLNCFGR1_IFRGE_SHIFT) &
		 RCC_PLLNCFGR1_IFRGE_MASK;
Yann Gautier's avatar
Yann Gautier committed
1339
	mmio_write_32(rcc_base + pll->pllxcfgr1, value);
1340
1341
1342

	/* Fractional configuration */
	value = 0;
Yann Gautier's avatar
Yann Gautier committed
1343
	mmio_write_32(rcc_base + pll->pllxfracr, value);
1344
1345

	value = fracv << RCC_PLLNFRACR_FRACV_SHIFT;
Yann Gautier's avatar
Yann Gautier committed
1346
	mmio_write_32(rcc_base + pll->pllxfracr, value);
1347
1348

	value |= RCC_PLLNFRACR_FRACLE;
Yann Gautier's avatar
Yann Gautier committed
1349
	mmio_write_32(rcc_base + pll->pllxfracr, value);
1350

Yann Gautier's avatar
Yann Gautier committed
1351
	stm32mp1_pll_config_output(pll_id, pllcfg);
1352
1353
1354
1355

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1356
static void stm32mp1_pll_csg(enum stm32mp1_pll_id pll_id, uint32_t *csg)
1357
{
Yann Gautier's avatar
Yann Gautier committed
1358
	const struct stm32mp1_clk_pll *pll = pll_ref(pll_id);
1359
1360
1361
1362
1363
1364
1365
1366
1367
1368
1369
	uint32_t pllxcsg = 0;

	pllxcsg |= (csg[PLLCSG_MOD_PER] << RCC_PLLNCSGR_MOD_PER_SHIFT) &
		    RCC_PLLNCSGR_MOD_PER_MASK;

	pllxcsg |= (csg[PLLCSG_INC_STEP] << RCC_PLLNCSGR_INC_STEP_SHIFT) &
		    RCC_PLLNCSGR_INC_STEP_MASK;

	pllxcsg |= (csg[PLLCSG_SSCG_MODE] << RCC_PLLNCSGR_SSCG_MODE_SHIFT) &
		    RCC_PLLNCSGR_SSCG_MODE_MASK;

Yann Gautier's avatar
Yann Gautier committed
1370
	mmio_write_32(stm32mp_rcc_base() + pll->pllxcsgr, pllxcsg);
1371
1372
}

Yann Gautier's avatar
Yann Gautier committed
1373
static int stm32mp1_set_clksrc(unsigned int clksrc)
1374
{
Yann Gautier's avatar
Yann Gautier committed
1375
	uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4);
1376
	uint64_t timeout;
1377

Yann Gautier's avatar
Yann Gautier committed
1378
	mmio_clrsetbits_32(clksrc_address, RCC_SELR_SRC_MASK,
1379
1380
			   clksrc & RCC_SELR_SRC_MASK);

1381
	timeout = timeout_init_us(CLKSRC_TIMEOUT);
Yann Gautier's avatar
Yann Gautier committed
1382
	while ((mmio_read_32(clksrc_address) & RCC_SELR_SRCRDY) == 0U) {
1383
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1384
1385
			ERROR("CLKSRC %x start failed @ 0x%lx: 0x%x\n", clksrc,
			      clksrc_address, mmio_read_32(clksrc_address));
1386
1387
1388
1389
1390
1391
1392
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1393
static int stm32mp1_set_clkdiv(unsigned int clkdiv, uintptr_t address)
1394
{
1395
	uint64_t timeout;
1396
1397
1398
1399

	mmio_clrsetbits_32(address, RCC_DIVR_DIV_MASK,
			   clkdiv & RCC_DIVR_DIV_MASK);

1400
	timeout = timeout_init_us(CLKDIV_TIMEOUT);
1401
	while ((mmio_read_32(address) & RCC_DIVR_DIVRDY) == 0U) {
1402
		if (timeout_elapsed(timeout)) {
Yann Gautier's avatar
Yann Gautier committed
1403
			ERROR("CLKDIV %x start failed @ 0x%lx: 0x%x\n",
1404
1405
1406
1407
1408
1409
1410
1411
			      clkdiv, address, mmio_read_32(address));
			return -ETIMEDOUT;
		}
	}

	return 0;
}

Yann Gautier's avatar
Yann Gautier committed
1412
static void stm32mp1_mco_csg(uint32_t clksrc, uint32_t clkdiv)
1413
{
Yann Gautier's avatar
Yann Gautier committed
1414
	uintptr_t clksrc_address = stm32mp_rcc_base() + (clksrc >> 4);
1415
1416
1417
1418
1419
1420
1421
1422

	/*
	 * Binding clksrc :
	 *      bit15-4 offset
	 *      bit3:   disable
	 *      bit2-0: MCOSEL[2:0]
	 */
	if ((clksrc & 0x8U) != 0U) {
Yann Gautier's avatar
Yann Gautier committed
1423
		mmio_clrbits_32(clksrc_address, RCC_MCOCFG_MCOON);
1424
	} else {
Yann Gautier's avatar
Yann Gautier committed
1425
		mmio_clrsetbits_32(clksrc_address,
1426
1427
				   RCC_MCOCFG_MCOSRC_MASK,
				   clksrc & RCC_MCOCFG_MCOSRC_MASK);
Yann Gautier's avatar
Yann Gautier committed
1428
		mmio_clrsetbits_32(clksrc_address,
1429
1430
				   RCC_MCOCFG_MCODIV_MASK,
				   clkdiv << RCC_MCOCFG_MCODIV_SHIFT);
Yann Gautier's avatar
Yann Gautier committed
1431
		mmio_setbits_32(clksrc_address, RCC_MCOCFG_MCOON);
1432
1433
1434
	}
}

Yann Gautier's avatar
Yann Gautier committed
1435
static void stm32mp1_set_rtcsrc(unsigned int clksrc, bool lse_css)
1436
{
Yann Gautier's avatar
Yann Gautier committed
1437
	uintptr_t address = stm32mp_rcc_base() + RCC_BDCR;
1438
1439
1440
1441
1442
1443
1444
1445
1446
1447
1448
1449
1450
1451
1452
1453
1454
1455

	if (((mmio_read_32(address) & RCC_BDCR_RTCCKEN) == 0U) ||
	    (clksrc != (uint32_t)CLK_RTC_DISABLED)) {
		mmio_clrsetbits_32(address,
				   RCC_BDCR_RTCSRC_MASK,
				   clksrc << RCC_BDCR_RTCSRC_SHIFT);

		mmio_setbits_32(address, RCC_BDCR_RTCCKEN);
	}

	if (lse_css) {
		mmio_setbits_32(address, RCC_BDCR_LSECSSON);
	}
}

#define CNTCVL_OFF	0x008
#define CNTCVU_OFF	0x00C

Yann Gautier's avatar
Yann Gautier committed
1456
static void stm32mp1_stgen_config(void)
1457
1458
1459
1460
{
	uintptr_t stgen;
	uint32_t cntfid0;
	unsigned long rate;
Yann Gautier's avatar
Yann Gautier committed
1461
	unsigned long long counter;
1462
1463
1464

	stgen = fdt_get_stgen_base();
	cntfid0 = mmio_read_32(stgen + CNTFID_OFF);
Yann Gautier's avatar
Yann Gautier committed
1465
	rate = get_clock_rate(stm32mp1_clk_get_parent(STGEN_K));
1466

Yann Gautier's avatar
Yann Gautier committed
1467
1468
1469
	if (cntfid0 == rate) {
		return;
	}
1470

Yann Gautier's avatar
Yann Gautier committed
1471
1472
1473
1474
	mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN);
	counter = (unsigned long long)mmio_read_32(stgen + CNTCVL_OFF);
	counter |= ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF)) << 32;
	counter = (counter * rate / cntfid0);
1475

Yann Gautier's avatar
Yann Gautier committed
1476
1477
1478
1479
	mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)counter);
	mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(counter >> 32));
	mmio_write_32(stgen + CNTFID_OFF, rate);
	mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN);
1480

Yann Gautier's avatar
Yann Gautier committed
1481
1482
1483
1484
	write_cntfrq((u_register_t)rate);

	/* Need to update timer with new frequency */
	generic_delay_timer_init();
1485
1486
1487
1488
1489
1490
1491
1492
1493
1494
1495
1496
1497
1498
1499
1500
1501
1502
1503
1504
}

void stm32mp1_stgen_increment(unsigned long long offset_in_ms)
{
	uintptr_t stgen;
	unsigned long long cnt;

	stgen = fdt_get_stgen_base();

	cnt = ((unsigned long long)mmio_read_32(stgen + CNTCVU_OFF) << 32) |
		mmio_read_32(stgen + CNTCVL_OFF);

	cnt += (offset_in_ms * mmio_read_32(stgen + CNTFID_OFF)) / 1000U;

	mmio_clrbits_32(stgen + CNTCR_OFF, CNTCR_EN);
	mmio_write_32(stgen + CNTCVL_OFF, (uint32_t)cnt);
	mmio_write_32(stgen + CNTCVU_OFF, (uint32_t)(cnt >> 32));
	mmio_setbits_32(stgen + CNTCR_OFF, CNTCR_EN);
}

Yann Gautier's avatar
Yann Gautier committed
1505
static void stm32mp1_pkcs_config(uint32_t pkcs)
1506
{
Yann Gautier's avatar
Yann Gautier committed
1507
	uintptr_t address = stm32mp_rcc_base() + ((pkcs >> 4) & 0xFFFU);
1508
1509
1510
1511
1512
1513
1514
1515
1516
1517
1518
1519
1520
	uint32_t value = pkcs & 0xFU;
	uint32_t mask = 0xFU;

	if ((pkcs & BIT(31)) != 0U) {
		mask <<= 4;
		value <<= 4;
	}

	mmio_clrsetbits_32(address, mask, value);
}

int stm32mp1_clk_init(void)
{
Yann Gautier's avatar
Yann Gautier committed
1521
	uintptr_t rcc_base = stm32mp_rcc_base();
1522
1523
1524
1525
1526
1527
1528
	unsigned int clksrc[CLKSRC_NB];
	unsigned int clkdiv[CLKDIV_NB];
	unsigned int pllcfg[_PLL_NB][PLLCFG_NB];
	int plloff[_PLL_NB];
	int ret, len;
	enum stm32mp1_pll_id i;
	bool lse_css = false;
Yann Gautier's avatar
Yann Gautier committed
1529
1530
1531
	bool pll3_preserve = false;
	bool pll4_preserve = false;
	bool pll4_bootrom = false;
1532
	const fdt32_t *pkcs_cell;
1533
1534
1535

	/* Check status field to disable security */
	if (!fdt_get_rcc_secure_status()) {
Yann Gautier's avatar
Yann Gautier committed
1536
		mmio_write_32(rcc_base + RCC_TZCR, 0);
1537
1538
1539
1540
1541
1542
1543
1544
1545
1546
1547
1548
1549
1550
1551
1552
1553
	}

	ret = fdt_rcc_read_uint32_array("st,clksrc", clksrc,
					(uint32_t)CLKSRC_NB);
	if (ret < 0) {
		return -FDT_ERR_NOTFOUND;
	}

	ret = fdt_rcc_read_uint32_array("st,clkdiv", clkdiv,
					(uint32_t)CLKDIV_NB);
	if (ret < 0) {
		return -FDT_ERR_NOTFOUND;
	}

	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
		char name[12];

1554
		snprintf(name, sizeof(name), "st,pll@%d", i);
1555
1556
1557
1558
1559
1560
1561
1562
1563
1564
1565
1566
1567
		plloff[i] = fdt_rcc_subnode_offset(name);

		if (!fdt_check_node(plloff[i])) {
			continue;
		}

		ret = fdt_read_uint32_array(plloff[i], "cfg",
					    pllcfg[i], (int)PLLCFG_NB);
		if (ret < 0) {
			return -FDT_ERR_NOTFOUND;
		}
	}

Yann Gautier's avatar
Yann Gautier committed
1568
1569
	stm32mp1_mco_csg(clksrc[CLKSRC_MCO1], clkdiv[CLKDIV_MCO1]);
	stm32mp1_mco_csg(clksrc[CLKSRC_MCO2], clkdiv[CLKDIV_MCO2]);
1570
1571
1572
1573
1574

	/*
	 * Switch ON oscillator found in device-tree.
	 * Note: HSI already ON after BootROM stage.
	 */
Yann Gautier's avatar
Yann Gautier committed
1575
1576
	if (stm32mp1_osc[_LSI] != 0U) {
		stm32mp1_lsi_set(true);
1577
	}
Yann Gautier's avatar
Yann Gautier committed
1578
1579
	if (stm32mp1_osc[_LSE] != 0U) {
		bool bypass, digbyp;
1580
1581
1582
		uint32_t lsedrv;

		bypass = fdt_osc_read_bool(_LSE, "st,bypass");
Yann Gautier's avatar
Yann Gautier committed
1583
		digbyp = fdt_osc_read_bool(_LSE, "st,digbypass");
1584
1585
1586
		lse_css = fdt_osc_read_bool(_LSE, "st,css");
		lsedrv = fdt_osc_read_uint32_default(_LSE, "st,drive",
						     LSEDRV_MEDIUM_HIGH);
Yann Gautier's avatar
Yann Gautier committed
1587
		stm32mp1_lse_enable(bypass, digbyp, lsedrv);
1588
	}
Yann Gautier's avatar
Yann Gautier committed
1589
1590
	if (stm32mp1_osc[_HSE] != 0U) {
		bool bypass, digbyp, css;
1591

Yann Gautier's avatar
Yann Gautier committed
1592
1593
1594
1595
		bypass = fdt_osc_read_bool(_HSE, "st,bypass");
		digbyp = fdt_osc_read_bool(_HSE, "st,digbypass");
		css = fdt_osc_read_bool(_HSE, "st,css");
		stm32mp1_hse_enable(bypass, digbyp, css);
1596
1597
1598
1599
1600
	}
	/*
	 * CSI is mandatory for automatic I/O compensation (SYSCFG_CMPCR)
	 * => switch on CSI even if node is not present in device tree
	 */
Yann Gautier's avatar
Yann Gautier committed
1601
	stm32mp1_csi_set(true);
1602
1603

	/* Come back to HSI */
Yann Gautier's avatar
Yann Gautier committed
1604
	ret = stm32mp1_set_clksrc(CLK_MPU_HSI);
1605
1606
1607
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1608
	ret = stm32mp1_set_clksrc(CLK_AXI_HSI);
1609
1610
1611
1612
	if (ret != 0) {
		return ret;
	}

Yann Gautier's avatar
Yann Gautier committed
1613
1614
1615
1616
1617
1618
1619
1620
1621
1622
1623
1624
	if ((mmio_read_32(rcc_base + RCC_MP_RSTSCLRR) &
	     RCC_MP_RSTSCLRR_MPUP0RSTF) != 0) {
		pll3_preserve = stm32mp1_check_pll_conf(_PLL3,
							clksrc[CLKSRC_PLL3],
							pllcfg[_PLL3],
							plloff[_PLL3]);
		pll4_preserve = stm32mp1_check_pll_conf(_PLL4,
							clksrc[CLKSRC_PLL4],
							pllcfg[_PLL4],
							plloff[_PLL4]);
	}

1625
	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
Yann Gautier's avatar
Yann Gautier committed
1626
1627
		if (((i == _PLL3) && pll3_preserve) ||
		    ((i == _PLL4) && pll4_preserve)) {
1628
			continue;
Yann Gautier's avatar
Yann Gautier committed
1629
1630
1631
		}

		ret = stm32mp1_pll_stop(i);
1632
1633
1634
1635
1636
1637
		if (ret != 0) {
			return ret;
		}
	}

	/* Configure HSIDIV */
Yann Gautier's avatar
Yann Gautier committed
1638
1639
	if (stm32mp1_osc[_HSI] != 0U) {
		ret = stm32mp1_hsidiv(stm32mp1_osc[_HSI]);
1640
1641
1642
		if (ret != 0) {
			return ret;
		}
Yann Gautier's avatar
Yann Gautier committed
1643
		stm32mp1_stgen_config();
1644
1645
1646
1647
	}

	/* Select DIV */
	/* No ready bit when MPUSRC != CLK_MPU_PLL1P_DIV, MPUDIV is disabled */
Yann Gautier's avatar
Yann Gautier committed
1648
	mmio_write_32(rcc_base + RCC_MPCKDIVR,
1649
		      clkdiv[CLKDIV_MPU] & RCC_DIVR_DIV_MASK);
Yann Gautier's avatar
Yann Gautier committed
1650
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_AXI], rcc_base + RCC_AXIDIVR);
1651
1652
1653
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1654
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB4], rcc_base + RCC_APB4DIVR);
1655
1656
1657
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1658
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB5], rcc_base + RCC_APB5DIVR);
1659
1660
1661
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1662
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB1], rcc_base + RCC_APB1DIVR);
1663
1664
1665
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1666
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB2], rcc_base + RCC_APB2DIVR);
1667
1668
1669
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1670
	ret = stm32mp1_set_clkdiv(clkdiv[CLKDIV_APB3], rcc_base + RCC_APB3DIVR);
1671
1672
1673
1674
1675
	if (ret != 0) {
		return ret;
	}

	/* No ready bit for RTC */
Yann Gautier's avatar
Yann Gautier committed
1676
	mmio_write_32(rcc_base + RCC_RTCDIVR,
1677
1678
1679
		      clkdiv[CLKDIV_RTC] & RCC_DIVR_DIV_MASK);

	/* Configure PLLs source */
Yann Gautier's avatar
Yann Gautier committed
1680
	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL12]);
1681
1682
1683
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1684
1685
1686
1687
1688
1689

	if (!pll3_preserve) {
		ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL3]);
		if (ret != 0) {
			return ret;
		}
1690
1691
	}

Yann Gautier's avatar
Yann Gautier committed
1692
1693
1694
1695
1696
	if (!pll4_preserve) {
		ret = stm32mp1_set_clksrc(clksrc[CLKSRC_PLL4]);
		if (ret != 0) {
			return ret;
		}
1697
1698
1699
1700
1701
1702
1703
	}

	/* Configure and start PLLs */
	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
		uint32_t fracv;
		uint32_t csg[PLLCSG_NB];

Yann Gautier's avatar
Yann Gautier committed
1704
1705
1706
1707
1708
		if (((i == _PLL3) && pll3_preserve) ||
		    ((i == _PLL4) && pll4_preserve && !pll4_bootrom)) {
			continue;
		}

1709
1710
1711
1712
		if (!fdt_check_node(plloff[i])) {
			continue;
		}

Yann Gautier's avatar
Yann Gautier committed
1713
1714
1715
1716
1717
1718
		if ((i == _PLL4) && pll4_bootrom) {
			/* Set output divider if not done by the Bootrom */
			stm32mp1_pll_config_output(i, pllcfg[i]);
			continue;
		}

1719
1720
		fracv = fdt_read_uint32_default(plloff[i], "frac", 0);

Yann Gautier's avatar
Yann Gautier committed
1721
		ret = stm32mp1_pll_config(i, pllcfg[i], fracv);
1722
1723
1724
1725
1726
1727
		if (ret != 0) {
			return ret;
		}
		ret = fdt_read_uint32_array(plloff[i], "csg", csg,
					    (uint32_t)PLLCSG_NB);
		if (ret == 0) {
Yann Gautier's avatar
Yann Gautier committed
1728
			stm32mp1_pll_csg(i, csg);
1729
1730
1731
1732
		} else if (ret != -FDT_ERR_NOTFOUND) {
			return ret;
		}

Yann Gautier's avatar
Yann Gautier committed
1733
		stm32mp1_pll_start(i);
1734
1735
1736
1737
1738
1739
1740
	}
	/* Wait and start PLLs ouptut when ready */
	for (i = (enum stm32mp1_pll_id)0; i < _PLL_NB; i++) {
		if (!fdt_check_node(plloff[i])) {
			continue;
		}

Yann Gautier's avatar
Yann Gautier committed
1741
		ret = stm32mp1_pll_output(i, pllcfg[i][PLLCFG_O]);
1742
1743
1744
1745
1746
		if (ret != 0) {
			return ret;
		}
	}
	/* Wait LSE ready before to use it */
Yann Gautier's avatar
Yann Gautier committed
1747
1748
	if (stm32mp1_osc[_LSE] != 0U) {
		stm32mp1_lse_wait();
1749
1750
1751
	}

	/* Configure with expected clock source */
Yann Gautier's avatar
Yann Gautier committed
1752
	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_MPU]);
1753
1754
1755
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1756
	ret = stm32mp1_set_clksrc(clksrc[CLKSRC_AXI]);
1757
1758
1759
	if (ret != 0) {
		return ret;
	}
Yann Gautier's avatar
Yann Gautier committed
1760
	stm32mp1_set_rtcsrc(clksrc[CLKSRC_RTC], lse_css);
1761
1762
1763
1764
1765
1766
1767
1768

	/* Configure PKCK */
	pkcs_cell = fdt_rcc_read_prop("st,pkcs", &len);
	if (pkcs_cell != NULL) {
		bool ckper_disabled = false;
		uint32_t j;

		for (j = 0; j < ((uint32_t)len / sizeof(uint32_t)); j++) {
1769
			uint32_t pkcs = fdt32_to_cpu(pkcs_cell[j]);
1770
1771
1772
1773
1774

			if (pkcs == (uint32_t)CLK_CKPER_DISABLED) {
				ckper_disabled = true;
				continue;
			}
Yann Gautier's avatar
Yann Gautier committed
1775
			stm32mp1_pkcs_config(pkcs);
1776
1777
1778
1779
1780
1781
1782
1783
1784
		}

		/*
		 * CKPER is source for some peripheral clocks
		 * (FMC-NAND / QPSI-NOR) and switching source is allowed
		 * only if previous clock is still ON
		 * => deactivated CKPER only after switching clock
		 */
		if (ckper_disabled) {
Yann Gautier's avatar
Yann Gautier committed
1785
			stm32mp1_pkcs_config(CLK_CKPER_DISABLED);
1786
1787
1788
1789
		}
	}

	/* Switch OFF HSI if not found in device-tree */
Yann Gautier's avatar
Yann Gautier committed
1790
1791
	if (stm32mp1_osc[_HSI] == 0U) {
		stm32mp1_hsi_set(false);
1792
	}
Yann Gautier's avatar
Yann Gautier committed
1793
	stm32mp1_stgen_config();
1794
1795

	/* Software Self-Refresh mode (SSR) during DDR initilialization */
Yann Gautier's avatar
Yann Gautier committed
1796
	mmio_clrsetbits_32(rcc_base + RCC_DDRITFCR,
1797
1798
1799
1800
1801
1802
1803
1804
1805
1806
1807
1808
			   RCC_DDRITFCR_DDRCKMOD_MASK,
			   RCC_DDRITFCR_DDRCKMOD_SSR <<
			   RCC_DDRITFCR_DDRCKMOD_SHIFT);

	return 0;
}

static void stm32mp1_osc_clk_init(const char *name,
				  enum stm32mp_osc_id index)
{
	uint32_t frequency;

Yann Gautier's avatar
Yann Gautier committed
1809
1810
	if (fdt_osc_read_freq(name, &frequency) == 0) {
		stm32mp1_osc[index] = frequency;
1811
1812
1813
1814
1815
1816
1817
1818
	}
}

static void stm32mp1_osc_init(void)
{
	enum stm32mp_osc_id i;

	for (i = (enum stm32mp_osc_id)0 ; i < NB_OSC; i++) {
Yann Gautier's avatar
Yann Gautier committed
1819
		stm32mp1_osc_clk_init(stm32mp_osc_node_label[i], i);
1820
1821
1822
1823
1824
1825
1826
1827
1828
	}
}

int stm32mp1_clk_probe(void)
{
	stm32mp1_osc_init();

	return 0;
}