stm32mp_common.c 3.4 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

#include <assert.h>
8
#include <errno.h>
9
10
11
12
13

#include <platform_def.h>

#include <arch_helpers.h>
#include <common/debug.h>
14
#include <drivers/st/stm32mp_clkfunc.h>
15
#include <lib/smccc.h>
16
#include <lib/xlat_tables/xlat_tables_v2.h>
17
#include <plat/common/platform.h>
18
#include <services/arm_arch_svc.h>
19
20
21
22
23
24
25
26
27
28
29
30

uintptr_t plat_get_ns_image_entrypoint(void)
{
	return BL33_BASE;
}

unsigned int plat_get_syscnt_freq2(void)
{
	return read_cntfrq_el0();
}

static uintptr_t boot_ctx_address;
31
static uint16_t boot_itf_selected;
32

33
void stm32mp_save_boot_ctx_address(uintptr_t address)
34
{
35
36
	boot_api_context_t *boot_context = (boot_api_context_t *)address;

37
	boot_ctx_address = address;
38
	boot_itf_selected = boot_context->boot_interface_selected;
39
40
}

41
uintptr_t stm32mp_get_boot_ctx_address(void)
42
43
44
45
{
	return boot_ctx_address;
}

46
47
48
49
50
uint16_t stm32mp_get_boot_itf_selected(void)
{
	return boot_itf_selected;
}

51
52
uintptr_t stm32mp_ddrctrl_base(void)
{
53
	return DDRCTRL_BASE;
54
55
56
57
}

uintptr_t stm32mp_ddrphyc_base(void)
{
58
	return DDRPHYC_BASE;
59
60
61
62
}

uintptr_t stm32mp_pwr_base(void)
{
63
	return PWR_BASE;
64
65
66
67
}

uintptr_t stm32mp_rcc_base(void)
{
68
	return RCC_BASE;
69
70
}

71
72
73
74
75
76
77
78
bool stm32mp_lock_available(void)
{
	const uint32_t c_m_bits = SCTLR_M_BIT | SCTLR_C_BIT;

	/* The spinlocks are used only when MMU and data cache are enabled */
	return (read_sctlr() & c_m_bits) == c_m_bits;
}

79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
int stm32mp_check_header(boot_api_image_header_t *header, uintptr_t buffer)
{
	uint32_t i;
	uint32_t img_checksum = 0U;

	/*
	 * Check header/payload validity:
	 *	- Header magic
	 *	- Header version
	 *	- Payload checksum
	 */
	if (header->magic != BOOT_API_IMAGE_HEADER_MAGIC_NB) {
		ERROR("Header magic\n");
		return -EINVAL;
	}

	if (header->header_version != BOOT_API_HEADER_VERSION) {
		ERROR("Header version\n");
		return -EINVAL;
	}

	for (i = 0U; i < header->image_length; i++) {
		img_checksum += *(uint8_t *)(buffer + i);
	}

	if (header->payload_checksum != img_checksum) {
		ERROR("Checksum: 0x%x (awaited: 0x%x)\n", img_checksum,
		      header->payload_checksum);
		return -EINVAL;
	}

	return 0;
}
112
113
114
115
116

int stm32mp_map_ddr_non_cacheable(void)
{
	return  mmap_add_dynamic_region(STM32MP_DDR_BASE, STM32MP_DDR_BASE,
					STM32MP_DDR_MAX_SIZE,
117
					MT_NON_CACHEABLE | MT_RW | MT_SECURE);
118
119
120
121
122
123
124
}

int stm32mp_unmap_ddr(void)
{
	return  mmap_remove_dynamic_region(STM32MP_DDR_BASE,
					   STM32MP_DDR_MAX_SIZE);
}
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157

/*****************************************************************************
 * plat_is_smccc_feature_available() - This function checks whether SMCCC
 *                                     feature is availabile for platform.
 * @fid: SMCCC function id
 *
 * Return SMC_ARCH_CALL_SUCCESS if SMCCC feature is available and
 * SMC_ARCH_CALL_NOT_SUPPORTED otherwise.
 *****************************************************************************/
int32_t plat_is_smccc_feature_available(u_register_t fid)
{
	switch (fid) {
	case SMCCC_ARCH_SOC_ID:
		return SMC_ARCH_CALL_SUCCESS;
	default:
		return SMC_ARCH_CALL_NOT_SUPPORTED;
	}
}

/* Get SOC version */
int32_t plat_get_soc_version(void)
{
	uint32_t chip_id = stm32mp_get_chip_dev_id();
	uint32_t manfid = SOC_ID_SET_JEP_106(JEDEC_ST_BKID, JEDEC_ST_MFID);

	return (int32_t)(manfid | (chip_id & SOC_ID_IMPL_DEF_MASK));
}

/* Get SOC revision */
int32_t plat_get_soc_revision(void)
{
	return (int32_t)(stm32mp_get_chip_version() & SOC_ID_REV_MASK);
}