css_helpers.S 4.68 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */
#include <arch.h>
#include <asm_macros.S>
#include <cpu_macros.S>
#include <css_def.h>

	.weak	plat_secondary_cold_boot_setup
36
	.weak	plat_get_my_entrypoint
37
	.globl	css_calc_core_pos_swap_cluster
38
	.weak	plat_is_my_cpu_primary
39

40
41
42
43
44
	/* ---------------------------------------------------------------------
	 * void plat_secondary_cold_boot_setup(void);
	 *
	 * In the normal boot flow, cold-booting secondary CPUs is not yet
	 * implemented and they panic.
45
	 *
46
47
48
49
50
51
	 * When booting an EL3 payload, secondary CPUs are placed in a holding
	 * pen, waiting for their mailbox to be populated. Note that all CPUs
	 * share the same mailbox ; therefore, populating it will release all
	 * CPUs from their holding pen. If finer-grained control is needed then
	 * this should be handled in the code that secondary CPUs jump to.
	 * ---------------------------------------------------------------------
52
53
	 */
func plat_secondary_cold_boot_setup
54
55
#ifndef EL3_PAYLOAD_BASE
	/* TODO: Implement secondary CPU cold boot setup on CSS platforms */
56
57
cb_panic:
	b	cb_panic
58
59
60
61
62
63
64
65
66
67
68
69
#else
	mov_imm	x0, PLAT_ARM_TRUSTED_MAILBOX_BASE

	/* Wait until the mailbox gets populated */
poll_mailbox:
	ldr	x1, [x0]
	cbz	x1, 1f
	br	x1
1:
	wfe
	b	poll_mailbox
#endif /* EL3_PAYLOAD_BASE */
70
71
endfunc plat_secondary_cold_boot_setup

72
	/* ---------------------------------------------------------------------
73
	 * uintptr_t plat_get_my_entrypoint (void);
74
	 *
75
76
77
78
79
	 * Main job of this routine is to distinguish between a cold and a warm
	 * boot. On CSS platforms, this distinction is based on the contents of
	 * the Trusted Mailbox. It is initialised to zero by the SCP before the
	 * AP cores are released from reset. Therefore, a zero mailbox means
	 * it's a cold reset.
80
	 *
81
82
83
84
	 * This functions returns the contents of the mailbox, i.e.:
	 *  - 0 for a cold boot;
	 *  - the warm boot entrypoint for a warm boot.
	 * ---------------------------------------------------------------------
85
	 */
86
func plat_get_my_entrypoint
87
	mov_imm	x0, PLAT_ARM_TRUSTED_MAILBOX_BASE
88
89
	ldr	x0, [x0]
	ret
90
endfunc plat_get_my_entrypoint
91

92
	/* -----------------------------------------------------------
93
	 * unsigned int css_calc_core_pos_swap_cluster(u_register_t mpidr)
94
	 * Utility function to calculate the core position by
95
96
	 * swapping the cluster order. This is necessary in order to
	 * match the format of the boot information passed by the SCP
97
	 * and read in plat_is_my_cpu_primary below.
98
	 * -----------------------------------------------------------
99
	 */
100
func css_calc_core_pos_swap_cluster
101
102
103
104
105
	and	x1, x0, #MPIDR_CPU_MASK
	and	x0, x0, #MPIDR_CLUSTER_MASK
	eor	x0, x0, #(1 << MPIDR_AFFINITY_BITS)  // swap cluster order
	add	x0, x1, x0, LSR #6
	ret
106
endfunc css_calc_core_pos_swap_cluster
107
108

	/* -----------------------------------------------------
109
	 * unsigned int plat_is_my_cpu_primary (void);
110
	 *
111
	 * Find out whether the current cpu is the primary
112
113
114
	 * cpu (applicable ony after a cold boot)
	 * -----------------------------------------------------
	 */
115
func plat_is_my_cpu_primary
116
	mov	x9, x30
117
	bl	plat_my_core_pos
118
119
	ldr	x1, =SCP_BOOT_CFG_ADDR
	ldr	x1, [x1]
120
121
	ubfx	x1, x1, #PLAT_CSS_PRIMARY_CPU_SHIFT, \
			#PLAT_CSS_PRIMARY_CPU_BIT_WIDTH
122
	cmp	x0, x1
123
	cset	w0, eq
124
	ret	x9
125
endfunc plat_is_my_cpu_primary