psci_on.c 7.19 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

#include <arch.h>
#include <arch_helpers.h>
#include <assert.h>
#include <bl_common.h>
#include <bl31.h>
#include <debug.h>
#include <context_mgmt.h>
#include <platform.h>
#include <runtime_svc.h>
#include <stddef.h>
#include "psci_private.h"

/*******************************************************************************
 * This function checks whether a cpu which has been requested to be turned on
 * is OFF to begin with.
 ******************************************************************************/
47
static int cpu_on_validate_state(aff_info_state_t aff_state)
48
{
49
	if (aff_state == AFF_STATE_ON)
50
51
		return PSCI_E_ALREADY_ON;

52
	if (aff_state == AFF_STATE_ON_PENDING)
53
54
		return PSCI_E_ON_PENDING;

55
	assert(aff_state == AFF_STATE_OFF);
56
57
58
	return PSCI_E_SUCCESS;
}

59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
/*******************************************************************************
 * This function sets the aff_info_state in the per-cpu data of the CPU
 * specified by cpu_idx
 ******************************************************************************/
static void psci_set_aff_info_state_by_idx(unsigned int cpu_idx,
					   aff_info_state_t aff_state)
{

	set_cpu_data_by_index(cpu_idx,
			      psci_svc_cpu_data.aff_info_state,
			      aff_state);

	/*
	 * Flush aff_info_state as it will be accessed with caches turned OFF.
	 */
	flush_cpu_data_by_index(cpu_idx, psci_svc_cpu_data.aff_info_state);
}

77
78
/*******************************************************************************
 * Generic handler which is called to physically power on a cpu identified by
79
80
81
82
 * its mpidr. It performs the generic, architectural, platform setup and state
 * management to power on the target cpu e.g. it will ensure that
 * enough information is stashed for it to resume execution in the non-secure
 * security state.
83
 *
84
 * The state of all the relevant power domains are changed after calling the
85
 * platform handler as it can return error.
86
 ******************************************************************************/
87
int psci_cpu_on_start(u_register_t target_cpu,
88
		      entry_point_info_t *ep,
89
		      unsigned int end_pwrlvl)
90
91
{
	int rc;
92
	unsigned int target_idx = plat_core_pos_by_mpidr(target_cpu);
93
94
95
96
97

	/*
	 * This function must only be called on platforms where the
	 * CPU_ON platform hooks have been implemented.
	 */
98
99
	assert(psci_plat_pm_ops->pwr_domain_on &&
			psci_plat_pm_ops->pwr_domain_on_finish);
100

101
102
	/* Protect against multiple CPUs trying to turn ON the same target CPU */
	psci_spin_lock_cpu(target_idx);
103
104
105
106
107

	/*
	 * Generic management: Ensure that the cpu is off to be
	 * turned on.
	 */
108
	rc = cpu_on_validate_state(psci_get_aff_info_state_by_idx(target_idx));
109
110
111
112
113
114
115
116
117
118
119
120
	if (rc != PSCI_E_SUCCESS)
		goto exit;

	/*
	 * Call the cpu on handler registered by the Secure Payload Dispatcher
	 * to let it do any bookeeping. If the handler encounters an error, it's
	 * expected to assert within
	 */
	if (psci_spd_pm && psci_spd_pm->svc_on)
		psci_spd_pm->svc_on(target_cpu);

	/*
121
	 * Set the Affinity info state of the target cpu to ON_PENDING.
122
	 */
123
	psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_ON_PENDING);
124
125
126
127
128
129
130
131
132

	/*
	 * Perform generic, architecture and platform specific handling.
	 */
	/*
	 * Plat. management: Give the platform the current state
	 * of the target cpu to allow it to perform the necessary
	 * steps to power on.
	 */
133
	rc = psci_plat_pm_ops->pwr_domain_on(target_cpu);
134
135
136
137
	assert(rc == PSCI_E_SUCCESS || rc == PSCI_E_INTERN_FAIL);

	if (rc == PSCI_E_SUCCESS)
		/* Store the re-entry information for the non-secure world. */
138
		cm_init_context_by_index(target_idx, ep);
139
140
	else
		/* Restore the state on error. */
141
		psci_set_aff_info_state_by_idx(target_idx, AFF_STATE_OFF);
142

143
exit:
144
	psci_spin_unlock_cpu(target_idx);
145
146
147
148
	return rc;
}

/*******************************************************************************
149
 * The following function finish an earlier power on request. They
150
151
 * are called by the common finisher routine in psci_common.c. The `state_info`
 * is the psci_power_state from which this CPU has woken up from.
152
 ******************************************************************************/
153
void psci_cpu_on_finish(unsigned int cpu_idx,
154
			psci_power_state_t *state_info)
155
156
157
158
159
160
161
{
	/*
	 * Plat. management: Perform the platform specific actions
	 * for this cpu e.g. enabling the gic or zeroing the mailbox
	 * register. The actual state of this cpu has already been
	 * changed.
	 */
162
	psci_plat_pm_ops->pwr_domain_on_finish(state_info);
163
164
165
166
167
168
169
170
171
172
173
174
175

	/*
	 * Arch. management: Enable data cache and manage stack memory
	 */
	psci_do_pwrup_cache_maintenance();

	/*
	 * All the platform specific actions for turning this cpu
	 * on have completed. Perform enough arch.initialization
	 * to run in the non-secure address space.
	 */
	bl31_arch_setup();

176
177
178
179
180
181
182
183
184
	/*
	 * Lock the CPU spin lock to make sure that the context initialization
	 * is done. Since the lock is only used in this function to create
	 * a synchronization point with cpu_on_start(), it can be released
	 * immediately.
	 */
	psci_spin_lock_cpu(cpu_idx);
	psci_spin_unlock_cpu(cpu_idx);

185
186
187
	/* Ensure we have been explicitly woken up by another cpu */
	assert(psci_get_aff_info_state() == AFF_STATE_ON_PENDING);

188
189
190
191
192
193
194
195
	/*
	 * Call the cpu on finish handler registered by the Secure Payload
	 * Dispatcher to let it do any bookeeping. If the handler encounters an
	 * error, it's expected to assert within
	 */
	if (psci_spd_pm && psci_spd_pm->svc_on_finish)
		psci_spd_pm->svc_on_finish(0);

196
197
198
199
	/* Populate the mpidr field within the cpu node array */
	/* This needs to be done only once */
	psci_cpu_pd_nodes[cpu_idx].mpidr = read_mpidr() & MPIDR_AFFINITY_MASK;

200
201
202
203
204
205
206
	/*
	 * Generic management: Now we just need to retrieve the
	 * information that we had stashed away during the cpu_on
	 * call to set this cpu on its way.
	 */
	cm_prepare_el3_exit(NON_SECURE);
}