neoverse_n1.S 3.45 KB
Newer Older
1
/*
2
 * Copyright (c) 2017-2019, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

#include <arch.h>
#include <asm_macros.S>
9
#include <neoverse_n1.h>
10
#include <cpuamu.h>
11
#include <cpu_macros.S>
12

13
/* --------------------------------------------------
14
15
 * Errata Workaround for Neoverse N1 Errata
 * This applies to revision r0p0 and r1p0 of Neoverse N1.
16
17
18
19
20
 * Inputs:
 * x0: variant[4:7] and revision[0:3] of current cpu.
 * Shall clobber: x0-x17
 * --------------------------------------------------
 */
21
func errata_n1_1043202_wa
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
	/* Compare x0 against revision r1p0 */
	mov	x17, x30
	bl	check_errata_1043202
	cbz	x0, 1f

	/* Apply instruction patching sequence */
	ldr	x0, =0x0
	msr	CPUPSELR_EL3, x0
	ldr	x0, =0xF3BF8F2F
	msr	CPUPOR_EL3, x0
	ldr	x0, =0xFFFFFFFF
	msr	CPUPMR_EL3, x0
	ldr	x0, =0x800200071
	msr	CPUPCR_EL3, x0
	isb
1:
	ret	x17
39
endfunc errata_n1_1043202_wa
40
41
42
43
44
45
46

func check_errata_1043202
	/* Applies to r0p0 and r1p0 */
	mov	x1, #0x10
	b	cpu_rev_var_ls
endfunc check_errata_1043202

47
func neoverse_n1_reset_func
48
	mov	x19, x30
49
50
51
52

	/* Disables speculative loads */
	msr	SSBS, xzr

53
54
55
56
57
58
	/* Forces all cacheable atomic instructions to be near */
	mrs	x0, NEOVERSE_N1_CPUACTLR2_EL1
	orr	x0, x0, #NEOVERSE_N1_CPUACTLR2_EL1_BIT_2
	msr	NEOVERSE_N1_CPUACTLR2_EL1, x0
	isb

59
60
61
	bl	cpu_get_rev_var
	mov	x18, x0

62
#if ERRATA_N1_1043202
63
	mov	x0, x18
64
	bl	errata_n1_1043202_wa
65
66
#endif

67
68
69
#if ENABLE_AMU
	/* Make sure accesses from EL0/EL1 and EL2 are not trapped to EL3 */
	mrs	x0, actlr_el3
70
	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
71
72
73
74
75
	msr	actlr_el3, x0
	isb

	/* Make sure accesses from EL0/EL1 are not trapped to EL2 */
	mrs	x0, actlr_el2
76
	orr	x0, x0, #NEOVERSE_N1_ACTLR_AMEN_BIT
77
78
79
80
	msr	actlr_el2, x0
	isb

	/* Enable group0 counters */
81
	mov	x0, #NEOVERSE_N1_AMU_GROUP0_MASK
82
83
84
	msr	CPUAMCNTENSET_EL0, x0
	isb
#endif
85
	ret	x19
86
endfunc neoverse_n1_reset_func
87
88
89
90
91

	/* ---------------------------------------------
	 * HW will do the cache maintenance while powering down
	 * ---------------------------------------------
	 */
92
func neoverse_n1_core_pwr_dwn
93
94
95
96
	/* ---------------------------------------------
	 * Enable CPU power down bit in power control register
	 * ---------------------------------------------
	 */
97
98
99
	mrs	x0, NEOVERSE_N1_CPUPWRCTLR_EL1
	orr	x0, x0, #NEOVERSE_N1_CORE_PWRDN_EN_MASK
	msr	NEOVERSE_N1_CPUPWRCTLR_EL1, x0
100
101
	isb
	ret
102
endfunc neoverse_n1_core_pwr_dwn
103

104
105
#if REPORT_ERRATA
/*
106
 * Errata printing function for Neoverse N1. Must follow AAPCS.
107
 */
108
func neoverse_n1_errata_report
109
110
111
112
113
114
115
116
117
	stp	x8, x30, [sp, #-16]!

	bl	cpu_get_rev_var
	mov	x8, x0

	/*
	 * Report all errata. The revision-variant information is passed to
	 * checking functions of each errata.
	 */
118
	report_errata ERRATA_N1_1043202, neoverse_n1, 1043202
119
120
121

	ldp	x8, x30, [sp], #16
	ret
122
endfunc neoverse_n1_errata_report
123
124
#endif

125
	/* ---------------------------------------------
126
	 * This function provides neoverse_n1 specific
127
128
129
130
131
132
133
	 * register information for crash reporting.
	 * It needs to return with x6 pointing to
	 * a list of register names in ascii and
	 * x8 - x15 having values of registers to be
	 * reported.
	 * ---------------------------------------------
	 */
134
135
.section .rodata.neoverse_n1_regs, "aS"
neoverse_n1_regs:  /* The ascii list of register names to be reported */
136
137
	.asciz	"cpuectlr_el1", ""

138
139
140
func neoverse_n1_cpu_reg_dump
	adr	x6, neoverse_n1_regs
	mrs	x8, NEOVERSE_N1_CPUECTLR_EL1
141
	ret
142
endfunc neoverse_n1_cpu_reg_dump
143

144
145
146
declare_cpu_ops neoverse_n1, NEOVERSE_N1_MIDR, \
	neoverse_n1_reset_func, \
	neoverse_n1_core_pwr_dwn