sp_min.ld.S 4.08 KB
Newer Older
1
/*
2
 * Copyright (c) 2016-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
#include <common/bl_common.ld.h>
8
#include <lib/xlat_tables/xlat_tables_defs.h>
9
10
11
12
13
14
15
16
17

OUTPUT_FORMAT(elf32-littlearm)
OUTPUT_ARCH(arm)
ENTRY(sp_min_vector_table)

MEMORY {
    RAM (rwx): ORIGIN = BL32_BASE, LENGTH = BL32_LIMIT - BL32_BASE
}

18
19
20
#ifdef PLAT_SP_MIN_EXTRA_LD_SCRIPT
#include <plat_sp_min.ld.S>
#endif
21
22
23
24

SECTIONS
{
    . = BL32_BASE;
25
   ASSERT(. == ALIGN(PAGE_SIZE),
26
27
28
29
30
31
32
          "BL32_BASE address is not aligned on a page boundary.")

#if SEPARATE_CODE_AND_RODATA
    .text . : {
        __TEXT_START__ = .;
        *entrypoint.o(.text*)
        *(.text*)
33
        *(.vectors)
34
        . = ALIGN(PAGE_SIZE);
35
36
37
        __TEXT_END__ = .;
    } >RAM

38
39
40
41
42
43
44
45
46
     /* .ARM.extab and .ARM.exidx are only added because Clang need them */
     .ARM.extab . : {
        *(.ARM.extab* .gnu.linkonce.armextab.*)
     } >RAM

     .ARM.exidx . : {
        *(.ARM.exidx* .gnu.linkonce.armexidx.*)
     } >RAM

47
48
49
50
    .rodata . : {
        __RODATA_START__ = .;
        *(.rodata*)

51
52
53
54
	RT_SVC_DESCS
	FCONF_POPULATOR
	PMF_SVC_DESCS
	CPU_OPS
55

56
57
        /* Place pubsub sections for events */
        . = ALIGN(8);
58
#include <lib/el3_runtime/pubsub_events.h>
59

60
        . = ALIGN(PAGE_SIZE);
61
62
63
64
65
66
67
68
69
        __RODATA_END__ = .;
    } >RAM
#else
    ro . : {
        __RO_START__ = .;
        *entrypoint.o(.text*)
        *(.text*)
        *(.rodata*)

70
71
72
	RT_SVC_DESCS
	FCONF_POPULATOR
	CPU_OPS
73

74
75
        /* Place pubsub sections for events */
        . = ALIGN(8);
76
#include <lib/el3_runtime/pubsub_events.h>
77

78
        *(.vectors)
79
80
81
82
83
84
85
        __RO_END_UNALIGNED__ = .;

        /*
         * Memory page(s) mapped to this section will be marked as
         * read-only, executable.  No RW data from the next section must
         * creep in.  Ensure the rest of the current memory block is unused.
         */
86
        . = ALIGN(PAGE_SIZE);
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
        __RO_END__ = .;
    } >RAM
#endif

    ASSERT(__CPU_OPS_END__ > __CPU_OPS_START__,
           "cpu_ops not defined for this platform.")
    /*
     * Define a linker symbol to mark start of the RW memory area for this
     * image.
     */
    __RW_START__ = . ;

    .data . : {
        __DATA_START__ = .;
        *(.data*)
        __DATA_END__ = .;
    } >RAM

105
106
107
108
#ifdef BL32_PROGBITS_LIMIT
    ASSERT(. <= BL32_PROGBITS_LIMIT, "BL32 progbits has exceeded its limit.")
#endif

109
110
111
112
113
114
115
116
    stacks (NOLOAD) : {
        __STACKS_START__ = .;
        *(tzfw_normal_stacks)
        __STACKS_END__ = .;
    } >RAM

    /*
     * The .bss section gets initialised to 0 at runtime.
117
118
     * Its base address should be 8-byte aligned for better performance of the
     * zero-initialization code.
119
     */
120
    .bss (NOLOAD) : ALIGN(8) {
121
122
123
        __BSS_START__ = .;
        *(.bss*)
        *(COMMON)
124
125
	BAKERY_LOCK_NORMAL
	PMF_TIMESTAMP
126
127
128
        __BSS_END__ = .;
    } >RAM

129
    XLAT_TABLE_SECTION >RAM
130
131
132
133
134
135
136
137
138
139

     __BSS_SIZE__ = SIZEOF(.bss);

#if USE_COHERENT_MEM
    /*
     * The base address of the coherent memory section must be page-aligned (4K)
     * to guarantee that the coherent data are stored on their own pages and
     * are not mixed with normal data.  This is required to set up the correct
     * memory attributes for the coherent data page tables.
     */
140
    coherent_ram (NOLOAD) : ALIGN(PAGE_SIZE) {
141
142
143
144
145
146
147
148
149
150
151
152
153
154
        __COHERENT_RAM_START__ = .;
        /*
         * Bakery locks are stored in coherent memory
         *
         * Each lock's data is contiguous and fully allocated by the compiler
         */
        *(bakery_lock)
        *(tzfw_coherent_mem)
        __COHERENT_RAM_END_UNALIGNED__ = .;
        /*
         * Memory page(s) mapped to this section will be marked
         * as device memory.  No other unexpected data must creep in.
         * Ensure the rest of the current memory page is unused.
         */
155
        . = ALIGN(PAGE_SIZE);
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
        __COHERENT_RAM_END__ = .;
    } >RAM

    __COHERENT_RAM_UNALIGNED_SIZE__ =
        __COHERENT_RAM_END_UNALIGNED__ - __COHERENT_RAM_START__;
#endif

    /*
     * Define a linker symbol to mark end of the RW memory area for this
     * image.
     */
    __RW_END__ = .;

   __BL32_END__ = .;
}