nvg.c 6.7 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#include <errno.h>

9
10
#include <arch.h>
#include <arch_helpers.h>
11
#include <common/debug.h>
12
#include <denver.h>
13
14
#include <lib/mmio.h>

15
#include <mce_private.h>
16
#include <t18x_ari.h>
17
#include <tegra_private.h>
18

19
int32_t nvg_enter_cstate(uint32_t ari_base, uint32_t state, uint32_t wake_time)
20
{
21
	int32_t ret = 0;
22
	uint64_t val = 0ULL;
23
24
25

	(void)ari_base;

26
	/* check for allowed power state */
27
28
	if ((state != TEGRA_ARI_CORE_C0) && (state != TEGRA_ARI_CORE_C1) &&
	    (state != TEGRA_ARI_CORE_C6) && (state != TEGRA_ARI_CORE_C7)) {
29
		ERROR("%s: unknown cstate (%d)\n", __func__, state);
30
31
32
		ret = EINVAL;
	} else {
		/* time (TSC ticks) until the core is expected to get a wake event */
33
		nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_WAKE_TIME, wake_time);
34

35
		/* set the core cstate */
36
37
		val = read_actlr_el1() & ~ACTLR_EL1_PMSTATE_MASK;
		write_actlr_el1(val | (uint64_t)state);
38
	}
39

40
	return ret;
41
42
43
44
45
46
}

/*
 * This request allows updating of CLUSTER_CSTATE, CCPLEX_CSTATE and
 * SYSTEM_CSTATE values.
 */
47
int32_t nvg_update_cstate_info(uint32_t ari_base, uint32_t cluster, uint32_t ccplex,
48
49
50
		uint32_t system, uint8_t sys_state_force, uint32_t wake_mask,
		uint8_t update_wake_mask)
{
51
52
53
	uint64_t val = 0ULL;

	(void)ari_base;
54
55

	/* update CLUSTER_CSTATE? */
56
57
	if (cluster != 0U) {
		val |= ((uint64_t)cluster & CLUSTER_CSTATE_MASK) |
58
			CLUSTER_CSTATE_UPDATE_BIT;
59
	}
60
61

	/* update CCPLEX_CSTATE? */
62
63
	if (ccplex != 0U) {
		val |= (((uint64_t)ccplex & CCPLEX_CSTATE_MASK) << CCPLEX_CSTATE_SHIFT) |
64
			CCPLEX_CSTATE_UPDATE_BIT;
65
	}
66
67

	/* update SYSTEM_CSTATE? */
68
69
70
	if (system != 0U) {
		val |= (((uint64_t)system & SYSTEM_CSTATE_MASK) << SYSTEM_CSTATE_SHIFT) |
		       (((uint64_t)sys_state_force << SYSTEM_CSTATE_FORCE_UPDATE_SHIFT) |
71
			SYSTEM_CSTATE_UPDATE_BIT);
72
	}
73
74

	/* update wake mask value? */
75
	if (update_wake_mask != 0U) {
76
		val |= CSTATE_WAKE_MASK_UPDATE_BIT;
77
	}
78
79
80
81
82
83

	/* set the wake mask */
	val &= CSTATE_WAKE_MASK_CLEAR;
	val |= ((uint64_t)wake_mask << CSTATE_WAKE_MASK_SHIFT);

	/* set the updated cstate info */
84
	nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_CSTATE_INFO, val);
85
86
87
88

	return 0;
}

89
int32_t nvg_update_crossover_time(uint32_t ari_base, uint32_t type, uint32_t time)
90
{
91
	int32_t ret = 0;
92

93
	(void)ari_base;
94

95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
	/* sanity check crossover type */
	if (type > TEGRA_ARI_CROSSOVER_CCP3_SC1) {
		ret = EINVAL;
	} else {
		/*
		 * The crossover threshold limit types start from
		 * TEGRA_CROSSOVER_TYPE_C1_C6 to TEGRA_CROSSOVER_TYPE_CCP3_SC7.
		 * The command indices for updating the threshold be generated
		 * by adding the type to the NVG_SET_THRESHOLD_CROSSOVER_C1_C6
		 * command index.
		 */
		nvg_set_request_data((TEGRA_NVG_CHANNEL_CROSSOVER_C1_C6 +
			(uint64_t)type), (uint64_t)time);
	}

	return ret;
111
112
113
114
}

uint64_t nvg_read_cstate_stats(uint32_t ari_base, uint32_t state)
{
115
	uint64_t ret;
116

117
	(void)ari_base;
118

119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
	/* sanity check state */
	if (state == 0U) {
		ret = EINVAL;
	} else {
		/*
		 * The cstate types start from NVG_READ_CSTATE_STATS_SC7_ENTRIES
		 * to NVG_GET_LAST_CSTATE_ENTRY_A57_3. The command indices for
		 * reading the threshold can be generated by adding the type to
		 * the NVG_CLEAR_CSTATE_STATS command index.
		 */
		nvg_set_request((TEGRA_NVG_CHANNEL_CSTATE_STATS_CLEAR +
				(uint64_t)state));
		ret = nvg_get_result();
	}

	return ret;
135
136
}

137
int32_t nvg_write_cstate_stats(uint32_t ari_base, uint32_t state, uint32_t stats)
138
139
140
{
	uint64_t val;

141
142
	(void)ari_base;

143
144
145
146
147
148
149
150
151
152
153
154
155
156
	/*
	 * The only difference between a CSTATE_STATS_WRITE and
	 * CSTATE_STATS_READ is the usage of the 63:32 in the request.
	 * 63:32 are set to '0' for a read, while a write contains the
	 * actual stats value to be written.
	 */
	val = ((uint64_t)stats << MCE_CSTATE_STATS_TYPE_SHIFT) | state;

	/*
	 * The cstate types start from NVG_READ_CSTATE_STATS_SC7_ENTRIES
	 * to NVG_GET_LAST_CSTATE_ENTRY_A57_3. The command indices for
	 * reading the threshold can be generated by adding the type to
	 * the NVG_CLEAR_CSTATE_STATS command index.
	 */
157
158
	nvg_set_request_data((TEGRA_NVG_CHANNEL_CSTATE_STATS_CLEAR +
			     (uint64_t)state), val);
159
160
161
162

	return 0;
}

163
int32_t nvg_is_ccx_allowed(uint32_t ari_base, uint32_t state, uint32_t wake_time)
164
{
165
166
167
168
	(void)ari_base;
	(void)state;
	(void)wake_time;

169
170
171
172
	/* This does not apply to the Denver cluster */
	return 0;
}

173
int32_t nvg_is_sc7_allowed(uint32_t ari_base, uint32_t state, uint32_t wake_time)
174
175
{
	uint64_t val;
176
177
178
	int32_t ret;

	(void)ari_base;
179
180

	/* check for allowed power state */
181
182
	if ((state != TEGRA_ARI_CORE_C0) && (state != TEGRA_ARI_CORE_C1) &&
	    (state != TEGRA_ARI_CORE_C6) && (state != TEGRA_ARI_CORE_C7)) {
183
		ERROR("%s: unknown cstate (%d)\n", __func__, state);
184
185
186
187
188
189
190
191
192
193
194
		ret = EINVAL;
	} else {
		/*
		 * Request format -
		 * 63:32 = wake time
		 * 31:0 = C-state for this core
		 */
		val = ((uint64_t)wake_time << MCE_SC7_WAKE_TIME_SHIFT) |
				((uint64_t)state & MCE_SC7_ALLOWED_MASK);

		/* issue command to check if SC7 is allowed */
195
		nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_IS_SC7_ALLOWED, val);
196
197
198

		/* 1 = SC7 allowed, 0 = SC7 not allowed */
		ret = (nvg_get_result() != 0ULL) ? 1 : 0;
199
200
	}

201
	return ret;
202
203
}

204
int32_t nvg_online_core(uint32_t ari_base, uint32_t core)
205
{
206
207
	uint64_t cpu = read_mpidr() & MPIDR_CPU_MASK;
	uint64_t impl = (read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
208
209
210
	int32_t ret = 0;

	(void)ari_base;
211
212

	/* sanity check code id */
213
	if ((core >= MCE_CORE_ID_MAX) || (cpu == core)) {
214
		ERROR("%s: unsupported core id (%d)\n", __func__, core);
215
216
217
218
219
220
221
222
223
224
		ret = EINVAL;
	} else {
		/*
		 * The Denver cluster has 2 CPUs only - 0, 1.
		 */
		if ((impl == DENVER_IMPL) && ((core == 2U) || (core == 3U))) {
			ERROR("%s: unknown core id (%d)\n", __func__, core);
			ret = EINVAL;
		} else {
			/* get a core online */
225
			nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_ONLINE_CORE,
226
227
				((uint64_t)core & MCE_CORE_ID_MASK));
		}
228
229
	}

230
	return ret;
231
232
}

233
int32_t nvg_cc3_ctrl(uint32_t ari_base, uint32_t freq, uint32_t volt, uint8_t enable)
234
{
235
236
237
	uint32_t val;

	(void)ari_base;
238
239
240
241
242
243
244
245
246
247
248
249
250

	/*
	 * If the enable bit is cleared, Auto-CC3 will be disabled by setting
	 * the SW visible voltage/frequency request registers for all non
	 * floorswept cores valid independent of StandbyWFI and disabling
	 * the IDLE voltage/frequency request register. If set, Auto-CC3
	 * will be enabled by setting the ARM SW visible voltage/frequency
	 * request registers for all non floorswept cores to be enabled by
	 * StandbyWFI or the equivalent signal, and always keeping the IDLE
	 * voltage/frequency request register enabled.
	 */
	val = (((freq & MCE_AUTO_CC3_FREQ_MASK) << MCE_AUTO_CC3_FREQ_SHIFT) |\
		((volt & MCE_AUTO_CC3_VTG_MASK) << MCE_AUTO_CC3_VTG_SHIFT) |\
251
		((enable != 0U) ? MCE_AUTO_CC3_ENABLE_BIT : 0U));
252

253
	nvg_set_request_data((uint64_t)TEGRA_NVG_CHANNEL_CC3_CTRL, (uint64_t)val);
254
255
256

	return 0;
}