psci_afflvl_on.c 13 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
 *
 * Redistribution and use in source and binary forms, with or without
 * modification, are permitted provided that the following conditions are met:
 *
 * Redistributions of source code must retain the above copyright notice, this
 * list of conditions and the following disclaimer.
 *
 * Redistributions in binary form must reproduce the above copyright notice,
 * this list of conditions and the following disclaimer in the documentation
 * and/or other materials provided with the distribution.
 *
 * Neither the name of ARM nor the names of its contributors may be used
 * to endorse or promote products derived from this software without specific
 * prior written permission.
 *
 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
 * POSSIBILITY OF SUCH DAMAGE.
 */

31
32
#include <arch.h>
#include <arch_helpers.h>
33
#include <assert.h>
34
#include <bl_common.h>
35
#include <bl31.h>
36
#include <debug.h>
37
#include <context_mgmt.h>
38
#include <platform.h>
39
#include <runtime_svc.h>
40
#include <stddef.h>
41
#include "psci_private.h"
42

43
typedef int (*afflvl_on_handler_t)(unsigned long target_cpu,
44
				 aff_map_node_t *node);
45
46
47
48
49

/*******************************************************************************
 * This function checks whether a cpu which has been requested to be turned on
 * is OFF to begin with.
 ******************************************************************************/
50
static int cpu_on_validate_state(unsigned int psci_state)
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
{
	if (psci_state == PSCI_STATE_ON || psci_state == PSCI_STATE_SUSPEND)
		return PSCI_E_ALREADY_ON;

	if (psci_state == PSCI_STATE_ON_PENDING)
		return PSCI_E_ON_PENDING;

	assert(psci_state == PSCI_STATE_OFF);
	return PSCI_E_SUCCESS;
}

/*******************************************************************************
 * Handler routine to turn a cpu on. It takes care of any generic, architectural
 * or platform specific setup required.
 * TODO: Split this code across separate handlers for each type of setup?
 ******************************************************************************/
static int psci_afflvl0_on(unsigned long target_cpu,
68
			   aff_map_node_t *cpu_node)
69
70
71
72
73
74
75
76
77
78
79
80
81
82
{
	unsigned long psci_entrypoint;

	/* Sanity check to safeguard against data corruption */
	assert(cpu_node->level == MPIDR_AFFLVL0);

	/* Set the secure world (EL3) re-entry point after BL1 */
	psci_entrypoint = (unsigned long) psci_aff_on_finish_entry;

	/*
	 * Plat. management: Give the platform the current state
	 * of the target cpu to allow it to perform the necessary
	 * steps to power on.
	 */
Achin Gupta's avatar
Achin Gupta committed
83
84
85
86
	return psci_plat_pm_ops->affinst_on(target_cpu,
					    psci_entrypoint,
					    cpu_node->level,
					    psci_get_phys_state(cpu_node));
87
88
89
90
91
92
93
94
}

/*******************************************************************************
 * Handler routine to turn a cluster on. It takes care or any generic, arch.
 * or platform specific setup required.
 * TODO: Split this code across separate handlers for each type of setup?
 ******************************************************************************/
static int psci_afflvl1_on(unsigned long target_cpu,
95
			   aff_map_node_t *cluster_node)
96
97
98
99
100
101
102
103
104
105
{
	unsigned long psci_entrypoint;

	assert(cluster_node->level == MPIDR_AFFLVL1);

	/*
	 * There is no generic and arch. specific cluster
	 * management required
	 */

106
107
	/* State management: Is not required while turning a cluster on */

108
109
110
111
112
	/*
	 * Plat. management: Give the platform the current state
	 * of the target cpu to allow it to perform the necessary
	 * steps to power on.
	 */
Achin Gupta's avatar
Achin Gupta committed
113
114
115
116
117
	psci_entrypoint = (unsigned long) psci_aff_on_finish_entry;
	return psci_plat_pm_ops->affinst_on(target_cpu,
					    psci_entrypoint,
					    cluster_node->level,
					    psci_get_phys_state(cluster_node));
118
119
120
121
122
123
124
125
}

/*******************************************************************************
 * Handler routine to turn a cluster of clusters on. It takes care or any
 * generic, arch. or platform specific setup required.
 * TODO: Split this code across separate handlers for each type of setup?
 ******************************************************************************/
static int psci_afflvl2_on(unsigned long target_cpu,
126
			   aff_map_node_t *system_node)
127
128
129
130
131
132
133
134
135
136
137
{
	unsigned long psci_entrypoint;

	/* Cannot go beyond affinity level 2 in this psci imp. */
	assert(system_node->level == MPIDR_AFFLVL2);

	/*
	 * There is no generic and arch. specific system management
	 * required
	 */

138
139
	/* State management: Is not required while turning a system on */

140
141
142
143
144
	/*
	 * Plat. management: Give the platform the current state
	 * of the target cpu to allow it to perform the necessary
	 * steps to power on.
	 */
Achin Gupta's avatar
Achin Gupta committed
145
146
147
148
149
	psci_entrypoint = (unsigned long) psci_aff_on_finish_entry;
	return psci_plat_pm_ops->affinst_on(target_cpu,
					    psci_entrypoint,
					    system_node->level,
					    psci_get_phys_state(system_node));
150
151
152
}

/* Private data structure to make this handlers accessible through indexing */
153
static const afflvl_on_handler_t psci_afflvl_on_handlers[] = {
154
155
156
157
158
159
	psci_afflvl0_on,
	psci_afflvl1_on,
	psci_afflvl2_on,
};

/*******************************************************************************
160
161
162
163
 * This function takes an array of pointers to affinity instance nodes in the
 * topology tree and calls the on handler for the corresponding affinity
 * levels
 ******************************************************************************/
Achin Gupta's avatar
Achin Gupta committed
164
static int psci_call_on_handlers(aff_map_node_t *target_cpu_nodes[],
165
166
				 int start_afflvl,
				 int end_afflvl,
167
				 unsigned long target_cpu)
168
169
{
	int rc = PSCI_E_INVALID_PARAMS, level;
170
	aff_map_node_t *node;
171
172
173
174
175
176
177
178
179
180
181
182

	for (level = end_afflvl; level >= start_afflvl; level--) {
		node = target_cpu_nodes[level];
		if (node == NULL)
			continue;

		/*
		 * TODO: In case of an error should there be a way
		 * of undoing what we might have setup at higher
		 * affinity levels.
		 */
		rc = psci_afflvl_on_handlers[level](target_cpu,
183
						    node);
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
		if (rc != PSCI_E_SUCCESS)
			break;
	}

	return rc;
}

/*******************************************************************************
 * Generic handler which is called to physically power on a cpu identified by
 * its mpidr. It traverses through all the affinity levels performing generic,
 * architectural, platform setup and state management e.g. for a cpu that is
 * to be powered on, it will ensure that enough information is stashed for it
 * to resume execution in the non-secure security state.
 *
 * The state of all the relevant affinity levels is changed after calling the
 * affinity level specific handlers as their actions would depend upon the state
 * the affinity level is currently in.
 *
 * The affinity level specific handlers are called in descending order i.e. from
 * the highest to the lowest affinity level implemented by the platform because
204
 * to turn on affinity level X it is necessary to turn on affinity level X + 1
205
 * first.
206
207
 ******************************************************************************/
int psci_afflvl_on(unsigned long target_cpu,
208
		   entry_point_info_t *ep,
209
210
		   int start_afflvl,
		   int end_afflvl)
211
{
212
	int rc;
213
	mpidr_aff_map_nodes_t target_cpu_nodes;
214

215
216
217
218
219
220
221
	/*
	 * This function must only be called on platforms where the
	 * CPU_ON platform hooks have been implemented.
	 */
	assert(psci_plat_pm_ops->affinst_on &&
			psci_plat_pm_ops->affinst_on_finish);

222
	/*
223
224
225
226
	 * Collect the pointers to the nodes in the topology tree for
	 * each affinity instance in the mpidr. If this function does
	 * not return successfully then either the mpidr or the affinity
	 * levels are incorrect.
227
	 */
228
229
230
231
	rc = psci_get_aff_map_nodes(target_cpu,
				    start_afflvl,
				    end_afflvl,
				    target_cpu_nodes);
232
	assert(rc == PSCI_E_SUCCESS);
233
234

	/*
235
236
237
	 * This function acquires the lock corresponding to each affinity
	 * level so that by the time all locks are taken, the system topology
	 * is snapshot and state management can be done safely.
238
	 */
239
	psci_acquire_afflvl_locks(start_afflvl,
240
241
242
				  end_afflvl,
				  target_cpu_nodes);

243
244
245
246
247
	/*
	 * Generic management: Ensure that the cpu is off to be
	 * turned on.
	 */
	rc = cpu_on_validate_state(psci_get_state(
248
				    target_cpu_nodes[MPIDR_AFFLVL0]));
249
250
251
	if (rc != PSCI_E_SUCCESS)
		goto exit;

252
253
254
255
256
257
258
259
	/*
	 * Call the cpu on handler registered by the Secure Payload Dispatcher
	 * to let it do any bookeeping. If the handler encounters an error, it's
	 * expected to assert within
	 */
	if (psci_spd_pm && psci_spd_pm->svc_on)
		psci_spd_pm->svc_on(target_cpu);

260
261
262
263
	/* Perform generic, architecture and platform specific handling. */
	rc = psci_call_on_handlers(target_cpu_nodes,
				   start_afflvl,
				   end_afflvl,
264
				   target_cpu);
265

266
267
	assert(rc == PSCI_E_SUCCESS || rc == PSCI_E_INTERN_FAIL);

268
269
270
271
272
	/*
	 * This function updates the state of each affinity instance
	 * corresponding to the mpidr in the range of affinity levels
	 * specified.
	 */
273
	if (rc == PSCI_E_SUCCESS) {
274
275
276
277
		psci_do_afflvl_state_mgmt(start_afflvl,
					  end_afflvl,
					  target_cpu_nodes,
					  PSCI_STATE_ON_PENDING);
278

279
280
281
282
283
		/*
		 * Store the re-entry information for the non-secure world.
		 */
		cm_init_context(target_cpu, ep);
	}
284

285
exit:
286
287
	/*
	 * This loop releases the lock corresponding to each affinity level
288
	 * in the reverse order to which they were acquired.
289
	 */
290
	psci_release_afflvl_locks(start_afflvl,
291
292
				  end_afflvl,
				  target_cpu_nodes);
293
294
295
296
297
298
299
300

	return rc;
}

/*******************************************************************************
 * The following functions finish an earlier affinity power on request. They
 * are called by the common finisher routine in psci_common.c.
 ******************************************************************************/
301
static void psci_afflvl0_on_finish(aff_map_node_t *cpu_node)
302
{
303
	unsigned int plat_state, state;
304
305
306

	assert(cpu_node->level == MPIDR_AFFLVL0);

307
	/* Ensure we have been explicitly woken up by another cpu */
308
	state = psci_get_state(cpu_node);
309
310
	assert(state == PSCI_STATE_ON_PENDING);

311
312
313
314
315
316
317
	/*
	 * Plat. management: Perform the platform specific actions
	 * for this cpu e.g. enabling the gic or zeroing the mailbox
	 * register. The actual state of this cpu has already been
	 * changed.
	 */

318
319
320
	/* Get the physical state of this cpu */
	plat_state = get_phys_state(state);
	psci_plat_pm_ops->affinst_on_finish(cpu_node->level,
321
322
323
							 plat_state);

	/*
324
	 * Arch. management: Enable data cache and manage stack memory
325
	 */
326
	psci_do_pwrup_cache_maintenance();
327
328
329
330
331
332
333
334

	/*
	 * All the platform specific actions for turning this cpu
	 * on have completed. Perform enough arch.initialization
	 * to run in the non-secure address space.
	 */
	bl31_arch_setup();

335
336
337
338
339
	/*
	 * Call the cpu on finish handler registered by the Secure Payload
	 * Dispatcher to let it do any bookeeping. If the handler encounters an
	 * error, it's expected to assert within
	 */
340
341
	if (psci_spd_pm && psci_spd_pm->svc_on_finish)
		psci_spd_pm->svc_on_finish(0);
342

343
344
345
	/*
	 * Generic management: Now we just need to retrieve the
	 * information that we had stashed away during the cpu_on
346
	 * call to set this cpu on its way.
347
	 */
348
	cm_prepare_el3_exit(NON_SECURE);
349
350
351
352
353

	/* Clean caches before re-entering normal world */
	dcsw_op_louis(DCCSW);
}

354
static void psci_afflvl1_on_finish(aff_map_node_t *cluster_node)
355
{
Achin Gupta's avatar
Achin Gupta committed
356
	unsigned int plat_state;
357
358
359
360
361
362
363
364
365
366
367

	assert(cluster_node->level == MPIDR_AFFLVL1);

	/*
	 * Plat. management: Perform the platform specific actions
	 * as per the old state of the cluster e.g. enabling
	 * coherency at the interconnect depends upon the state with
	 * which this cluster was powered up. If anything goes wrong
	 * then assert as there is no way to recover from this
	 * situation.
	 */
Achin Gupta's avatar
Achin Gupta committed
368
	plat_state = psci_get_phys_state(cluster_node);
369
	psci_plat_pm_ops->affinst_on_finish(cluster_node->level,
Achin Gupta's avatar
Achin Gupta committed
370
						 plat_state);
371
372
373
}


374
static void psci_afflvl2_on_finish(aff_map_node_t *system_node)
375
{
Achin Gupta's avatar
Achin Gupta committed
376
	unsigned int plat_state;
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393

	/* Cannot go beyond this affinity level */
	assert(system_node->level == MPIDR_AFFLVL2);

	/*
	 * Currently, there are no architectural actions to perform
	 * at the system level.
	 */

	/*
	 * Plat. management: Perform the platform specific actions
	 * as per the old state of the cluster e.g. enabling
	 * coherency at the interconnect depends upon the state with
	 * which this cluster was powered up. If anything goes wrong
	 * then assert as there is no way to recover from this
	 * situation.
	 */
Achin Gupta's avatar
Achin Gupta committed
394
	plat_state = psci_get_phys_state(system_node);
395
	psci_plat_pm_ops->affinst_on_finish(system_node->level,
Achin Gupta's avatar
Achin Gupta committed
396
						   plat_state);
397
398
}

399
const afflvl_power_on_finisher_t psci_afflvl_on_finishers[] = {
400
401
402
403
	psci_afflvl0_on_finish,
	psci_afflvl1_on_finish,
	psci_afflvl2_on_finish,
};