xlat_tables_defs.h 4.35 KB
Newer Older
1
/*
2
 * Copyright (c) 2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
9
#ifndef __XLAT_TABLES_DEFS_H__
#define __XLAT_TABLES_DEFS_H__

10
#include <arch.h>
11
#include <utils_def.h>
12

13
/* Miscellaneous MMU related constants */
14
15
16
#define NUM_2MB_IN_GB		(U(1) << 9)
#define NUM_4K_IN_2MB		(U(1) << 9)
#define NUM_GB_IN_4GB		(U(1) << 2)
17

18
19
20
#define TWO_MB_SHIFT		U(21)
#define ONE_GB_SHIFT		U(30)
#define FOUR_KB_SHIFT		U(12)
21

22
23
24
25
#define ONE_GB_INDEX(x)		((x) >> ONE_GB_SHIFT)
#define TWO_MB_INDEX(x)		((x) >> TWO_MB_SHIFT)
#define FOUR_KB_INDEX(x)	((x) >> FOUR_KB_SHIFT)

26
27
28
29
30
#define INVALID_DESC		U(0x0)
#define BLOCK_DESC		U(0x1) /* Table levels 0-2 */
#define TABLE_DESC		U(0x3) /* Table levels 0-2 */
#define PAGE_DESC		U(0x3) /* Table level 3 */
#define DESC_MASK		U(0x3)
31

32
33
34
35
#define FIRST_LEVEL_DESC_N	ONE_GB_SHIFT
#define SECOND_LEVEL_DESC_N	TWO_MB_SHIFT
#define THIRD_LEVEL_DESC_N	FOUR_KB_SHIFT

36
/* XN: Translation regimes that support one VA range (EL2 and EL3). */
37
#define XN			(ULL(1) << 2)
38
39
/* UXN, PXN: Translation regimes that support two VA ranges (EL1&0). */
#define UXN			(ULL(1) << 2)
40
41
42
#define PXN			(ULL(1) << 1)
#define CONT_HINT		(ULL(1) << 0)
#define UPPER_ATTRS(x)		(((x) & ULL(0x7)) << 52)
43

44
45
46
47
48
#define NON_GLOBAL		(U(1) << 9)
#define ACCESS_FLAG		(U(1) << 8)
#define NSH			(U(0x0) << 6)
#define OSH			(U(0x2) << 6)
#define ISH			(U(0x3) << 6)
49

50
51
#define TABLE_ADDR_MASK		ULL(0x0000FFFFFFFFF000)

52
53
54
55
56
/*
 * The ARMv8-A architecture allows translation granule sizes of 4KB, 16KB or
 * 64KB. However, TF only supports the 4KB case at the moment.
 */
#define PAGE_SIZE_SHIFT		FOUR_KB_SHIFT
57
#define PAGE_SIZE		(U(1) << PAGE_SIZE_SHIFT)
58
59
60
#define PAGE_SIZE_MASK		(PAGE_SIZE - 1)
#define IS_PAGE_ALIGNED(addr)	(((addr) & PAGE_SIZE_MASK) == 0)

61
62
#define XLAT_ENTRY_SIZE_SHIFT	U(3) /* Each MMU table entry is 8 bytes (1 << 3) */
#define XLAT_ENTRY_SIZE		(U(1) << XLAT_ENTRY_SIZE_SHIFT)
63

64
#define XLAT_TABLE_SIZE_SHIFT	PAGE_SIZE_SHIFT /* Size of one complete table */
65
#define XLAT_TABLE_SIZE		(U(1) << XLAT_TABLE_SIZE_SHIFT)
66

67
#define XLAT_TABLE_LEVEL_MAX	U(3)
68

69
70
/* Values for number of entries in each MMU translation table */
#define XLAT_TABLE_ENTRIES_SHIFT (XLAT_TABLE_SIZE_SHIFT - XLAT_ENTRY_SIZE_SHIFT)
71
#define XLAT_TABLE_ENTRIES	(U(1) << XLAT_TABLE_ENTRIES_SHIFT)
72
73
74
75
76
77
#define XLAT_TABLE_ENTRIES_MASK	(XLAT_TABLE_ENTRIES - 1)

/* Values to convert a memory address to an index into a translation table */
#define L3_XLAT_ADDRESS_SHIFT	PAGE_SIZE_SHIFT
#define L2_XLAT_ADDRESS_SHIFT	(L3_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
#define L1_XLAT_ADDRESS_SHIFT	(L2_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
78
#define L0_XLAT_ADDRESS_SHIFT	(L1_XLAT_ADDRESS_SHIFT + XLAT_TABLE_ENTRIES_SHIFT)
79
80
81
82
#define XLAT_ADDR_SHIFT(level)	(PAGE_SIZE_SHIFT + \
		  ((XLAT_TABLE_LEVEL_MAX - (level)) * XLAT_TABLE_ENTRIES_SHIFT))

#define XLAT_BLOCK_SIZE(level)	((u_register_t)1 << XLAT_ADDR_SHIFT(level))
83
/* Mask to get the bits used to index inside a block of a certain level */
84
#define XLAT_BLOCK_MASK(level)	(XLAT_BLOCK_SIZE(level) - 1)
85
86
/* Mask to get the address bits common to a block of a certain table level*/
#define XLAT_ADDR_MASK(level)	(~XLAT_BLOCK_MASK(level))
87
88
89
90
91

/*
 * AP[1] bit is ignored by hardware and is
 * treated as if it is One in EL2/EL3
 */
92
93
94
95
96
97
98
99
#define AP_RO				(U(0x1) << 5)
#define AP_RW				(U(0x0) << 5)

#define NS				(U(0x1) << 3)
#define ATTR_NON_CACHEABLE_INDEX	U(0x2)
#define ATTR_DEVICE_INDEX		U(0x1)
#define ATTR_IWBWA_OWBWA_NTR_INDEX	U(0x0)
#define LOWER_ATTRS(x)			(((x) & U(0xfff)) << 2)
100

101
/* Normal Memory, Outer Write-Through non-transient, Inner Non-cacheable */
102
#define ATTR_NON_CACHEABLE		MAKE_MAIR_NORMAL_MEMORY(MAIR_NORM_NC, MAIR_NORM_NC)
103
/* Device-nGnRE */
104
#define ATTR_DEVICE			MAIR_DEV_nGnRE
105
/* Normal Memory, Outer Write-Back non-transient, Inner Write-Back non-transient */
106
#define ATTR_IWBWA_OWBWA_NTR		MAKE_MAIR_NORMAL_MEMORY(MAIR_NORM_WB_NTR_RWA, MAIR_NORM_WB_NTR_RWA)
107
#define MAIR_ATTR_SET(attr, index)	((attr) << ((index) << 3))
108
#define ATTR_INDEX_MASK			U(0x3)
109
#define ATTR_INDEX_GET(attr)		(((attr) >> 2) & ATTR_INDEX_MASK)
110
111
112
113
114

/*
 * Flags to override default values used to program system registers while
 * enabling the MMU.
 */
115
#define DISABLE_DCACHE			(U(1) << 0)
116

117
118
119
120
/*
 * This flag marks the translation tables are Non-cacheable for MMU accesses.
 * If the flag is not specified, by default the tables are cacheable.
 */
121
#define XLAT_TABLE_NC			(U(1) << 1)
122

123
#endif /* __XLAT_TABLES_DEFS_H__ */