plat_psci_handlers.c 11 KB
Newer Older
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
/*
 * Copyright (c) 2019, NVIDIA CORPORATION. All rights reserved.
 *
 * SPDX-License-Identifier: BSD-3-Clause
 */

#include <arch.h>
#include <arch_helpers.h>
#include <assert.h>
#include <common/bl_common.h>
#include <context.h>
#include <lib/el3_runtime/context_mgmt.h>
#include <common/debug.h>
#include <denver.h>
#include <mce.h>
#include <plat/common/platform.h>
#include <lib/psci/psci.h>
#include <smmu.h>
#include <string.h>
#include <tegra_private.h>
Tejal Kudav's avatar
Tejal Kudav committed
21
#include <t194_nvg.h>
22
#include <stdbool.h>
23

24
extern void tegra_secure_entrypoint(void);
25

26
27
28
29
30
31
#if ENABLE_SYSTEM_SUSPEND_CTX_SAVE_TZDRAM
extern void tegra186_cpu_reset_handler(void);
extern uint32_t __tegra186_cpu_reset_handler_data,
		__tegra186_cpu_reset_handler_end;

/* TZDRAM offset for saving SMMU context */
32
#define TEGRA186_SMMU_CTX_OFFSET	16U
33
34
35
#endif

/* state id mask */
36
#define TEGRA186_STATE_ID_MASK		0xFU
37
/* constants to get power state's wake time */
38
39
#define TEGRA186_WAKE_TIME_MASK		0x0FFFFFF0U
#define TEGRA186_WAKE_TIME_SHIFT	4U
40
/* default core wake mask for CPU_SUSPEND */
41
#define TEGRA194_CORE_WAKE_MASK		0x180cU
42
/* context size to save during system suspend */
43
#define TEGRA186_SE_CONTEXT_SIZE	3U
44
45

static uint32_t se_regs[TEGRA186_SE_CONTEXT_SIZE];
46
47
48
static struct t19x_psci_percpu_data {
	uint32_t wake_time;
} __aligned(CACHE_WRITEBACK_GRANULE) t19x_percpu_data[PLATFORM_CORE_COUNT];
49

50
51
52
53
54
55
56
57
/*
 * tegra_fake_system_suspend acts as a boolean var controlling whether
 * we are going to take fake system suspend code or normal system suspend code
 * path. This variable is set inside the sip call handlers, when the kernel
 * requests an SIP call to set the suspend debug flags.
 */
bool tegra_fake_system_suspend;

58
int32_t tegra_soc_validate_power_state(uint32_t power_state,
59
60
					psci_power_state_t *req_state)
{
61
62
63
64
	uint8_t state_id = (uint8_t)psci_get_pstate_id(power_state) &
			   TEGRA186_STATE_ID_MASK;
	uint32_t cpu = plat_my_core_pos();
	int32_t ret = PSCI_E_SUCCESS;
65
66

	/* save the core wake time (in TSC ticks)*/
67
	t19x_percpu_data[cpu].wake_time = (power_state & TEGRA186_WAKE_TIME_MASK)
68
69
70
71
72
73
74
75
76
			<< TEGRA186_WAKE_TIME_SHIFT;

	/*
	 * Clean percpu_data[cpu] to DRAM. This needs to be done to ensure that
	 * the correct value is read in tegra_soc_pwr_domain_suspend(), which
	 * is called with caches disabled. It is possible to read a stale value
	 * from DRAM in that function, because the L2 cache is not flushed
	 * unless the cluster is entering CC6/CC7.
	 */
77
78
	clean_dcache_range((uint64_t)&t19x_percpu_data[cpu],
			sizeof(t19x_percpu_data[cpu]));
79
80
81
82
83
84
85
86
87
88
89
90
91
92

	/* Sanity check the requested state id */
	switch (state_id) {
	case PSTATE_ID_CORE_IDLE:
	case PSTATE_ID_CORE_POWERDN:

		/* Core powerdown request */
		req_state->pwr_domain_state[MPIDR_AFFLVL0] = state_id;
		req_state->pwr_domain_state[MPIDR_AFFLVL1] = state_id;

		break;

	default:
		ERROR("%s: unsupported state id (%d)\n", __func__, state_id);
93
94
		ret = PSCI_E_INVALID_PARAMS;
		break;
95
96
	}

97
	return ret;
98
99
}

100
int32_t tegra_soc_pwr_domain_suspend(const psci_power_state_t *target_state)
101
102
{
	const plat_local_state_t *pwr_domain_state;
103
	uint8_t stateid_afflvl0, stateid_afflvl2;
104
105
106
107
108
#if ENABLE_SYSTEM_SUSPEND_CTX_SAVE_TZDRAM
	plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
	uint64_t smmu_ctx_base;
#endif
	uint32_t val;
109
	mce_cstate_info_t sc7_cstate_info = {
110
111
112
113
		.cluster = (uint32_t)TEGRA_NVG_CLUSTER_CC6,
		.system = (uint32_t)TEGRA_NVG_SYSTEM_SC7,
		.system_state_force = 1U,
		.update_wake_mask = 1U,
114
	};
115
	uint32_t cpu = plat_my_core_pos();
116
	int32_t ret = 0;
117
118
119
120
121
122
123
124
125
126
127
128

	/* get the state ID */
	pwr_domain_state = target_state->pwr_domain_state;
	stateid_afflvl0 = pwr_domain_state[MPIDR_AFFLVL0] &
		TEGRA186_STATE_ID_MASK;
	stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
		TEGRA186_STATE_ID_MASK;

	if ((stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ||
	    (stateid_afflvl0 == PSTATE_ID_CORE_POWERDN)) {

		/* Enter CPU idle/powerdown */
129
		val = (stateid_afflvl0 == PSTATE_ID_CORE_IDLE) ?
130
131
			(uint32_t)TEGRA_NVG_CORE_C6 : (uint32_t)TEGRA_NVG_CORE_C7;
		ret = mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE, (uint64_t)val,
132
				percpu_data[cpu].wake_time, 0);
133
		assert(ret == 0);
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152

	} else if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {

		/* save SE registers */
		se_regs[0] = mmio_read_32(TEGRA_SE0_BASE +
				SE_MUTEX_WATCHDOG_NS_LIMIT);
		se_regs[1] = mmio_read_32(TEGRA_RNG1_BASE +
				RNG_MUTEX_WATCHDOG_NS_LIMIT);
		se_regs[2] = mmio_read_32(TEGRA_PKA1_BASE +
				PKA_MUTEX_WATCHDOG_NS_LIMIT);

		/* save 'Secure Boot' Processor Feature Config Register */
		val = mmio_read_32(TEGRA_MISC_BASE + MISCREG_PFCFG);
		mmio_write_32(TEGRA_SCRATCH_BASE + SECURE_SCRATCH_RSV6, val);

#if ENABLE_SYSTEM_SUSPEND_CTX_SAVE_TZDRAM
		/* save SMMU context */
		smmu_ctx_base = params_from_bl2->tzdram_base +
			((uintptr_t)&__tegra186_cpu_reset_handler_data -
153
			 (uintptr_t)&tegra186_cpu_reset_handler) +
154
155
156
157
158
159
			TEGRA186_SMMU_CTX_OFFSET;
		tegra_smmu_save_context((uintptr_t)smmu_ctx_base);
#else
		tegra_smmu_save_context(0);
#endif

160
		if (!tegra_fake_system_suspend) {
161
162

			/* Prepare for system suspend */
163
			mce_update_cstate_info(&sc7_cstate_info);
164
165

			do {
166
167
168
				val = (uint32_t)mce_command_handler(
						(uint32_t)MCE_CMD_IS_SC7_ALLOWED,
						(uint32_t)TEGRA_NVG_CORE_C7,
169
						MCE_CORE_SLEEP_TIME_INFINITE,
170
171
172
173
174
175
176
177
178
179
						0U);
			} while (val == 0U);

			/* Instruct the MCE to enter system suspend state */
			ret = mce_command_handler(
					(uint64_t)MCE_CMD_ENTER_CSTATE,
					(uint64_t)TEGRA_NVG_CORE_C7,
					MCE_CORE_SLEEP_TIME_INFINITE,
					0U);
			assert(ret == 0);
180
		}
181
182
	} else {
		; /* do nothing */
183
184
185
186
187
188
189
190
191
	}

	return PSCI_E_SUCCESS;
}

/*******************************************************************************
 * Platform handler to calculate the proper target power level at the
 * specified affinity level
 ******************************************************************************/
192
plat_local_state_t tegra_soc_get_target_pwr_state(uint32_t lvl,
193
					     const plat_local_state_t *states,
194
					     uint32_t ncpu)
195
196
{
	plat_local_state_t target = *states;
197
198
199
	int32_t cluster_powerdn = 1;
	uint32_t core_pos = (uint32_t)read_mpidr() & MPIDR_CPU_MASK;
	uint32_t num_cpus = ncpu, pos = 0;
200
	mce_cstate_info_t cstate_info = { 0 };
201
202

	/* get the current core's power state */
203
	target = states[core_pos];
204
205

	/* CPU suspend */
206
	if ((lvl == MPIDR_AFFLVL1) && (target == PSTATE_ID_CORE_POWERDN)) {
207
208

		/* Program default wake mask */
209
210
211
		cstate_info.wake_mask = TEGRA194_CORE_WAKE_MASK;
		cstate_info.update_wake_mask = 1;
		mce_update_cstate_info(&cstate_info);
212
213
214
	}

	/* CPU off */
215
	if ((lvl == MPIDR_AFFLVL1) && (target == PLAT_MAX_OFF_STATE)) {
216
217
218

		/* find out the number of ON cpus in the cluster */
		do {
219
220
			target = states[pos];
			if (target != PLAT_MAX_OFF_STATE) {
221
				cluster_powerdn = 0;
222
223
224
225
			}
			--num_cpus;
			pos++;
		} while (num_cpus != 0U);
226
227

		/* Enable cluster powerdn from last CPU in the cluster */
228
		if (cluster_powerdn != 0) {
229

230
231
			/* Enable CC6 */
			/* todo */
232

233
234
235
236
237
238
			/* If cluster group needs to be railgated, request CG7 */
			/* todo */

			/* Turn off wake mask */
			cstate_info.update_wake_mask = 1U;
			mce_update_cstate_info(&cstate_info);
239

240
		} else {
241
			/* Turn off wake_mask */
242
243
			cstate_info.update_wake_mask = 1U;
			mce_update_cstate_info(&cstate_info);
244
245
246
247
		}
	}

	/* System Suspend */
248
	if ((lvl == MPIDR_AFFLVL2) || (target == PSTATE_ID_SOC_POWERDN)) {
249
		return PSTATE_ID_SOC_POWERDN;
250
	}
251
252
253
254
255
256

	/* default state */
	return PSCI_LOCAL_STATE_RUN;
}

#if ENABLE_SYSTEM_SUSPEND_CTX_SAVE_TZDRAM
257
int32_t tegra_soc_pwr_domain_power_down_wfi(const psci_power_state_t *target_state)
258
259
260
261
{
	const plat_local_state_t *pwr_domain_state =
		target_state->pwr_domain_state;
	plat_params_from_bl2_t *params_from_bl2 = bl31_get_plat_params();
262
	uint8_t stateid_afflvl2 = pwr_domain_state[PLAT_MAX_PWR_LVL] &
263
		TEGRA186_STATE_ID_MASK;
264
	uint64_t val;
265
	u_register_t ns_sctlr_el1;
266
267
268
269
270
271
272
273
274
275
276
277

	if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {
		/*
		 * The TZRAM loses power when we enter system suspend. To
		 * allow graceful exit from system suspend, we need to copy
		 * BL3-1 over to TZDRAM.
		 */
		val = params_from_bl2->tzdram_base +
			((uintptr_t)&__tegra186_cpu_reset_handler_end -
			 (uintptr_t)tegra186_cpu_reset_handler);
		memcpy((void *)(uintptr_t)val, (void *)(uintptr_t)BL31_BASE,
		       (uintptr_t)&__BL31_END__ - (uintptr_t)BL31_BASE);
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301

		/*
		 * In fake suspend mode, ensure that the loopback procedure
		 * towards system suspend exit is started, instead of calling
		 * WFI. This is done by disabling both MMU's of EL1 & El3
		 * and calling tegra_secure_entrypoint().
		 */
		if (tegra_fake_system_suspend) {

			/*
			 * Disable EL1's MMU.
			 */
			ns_sctlr_el1 = read_sctlr_el1();
			ns_sctlr_el1 &= (~((u_register_t)SCTLR_M_BIT));
			write_sctlr_el1(ns_sctlr_el1);

			/*
			 * Disable MMU to power up the CPU in a "clean"
			 * state
			 */
			disable_mmu_el3();
			tegra_secure_entrypoint();
			panic();
		}
302
303
304
305
306
307
	}

	return PSCI_E_SUCCESS;
}
#endif

308
int32_t tegra_soc_pwr_domain_on(u_register_t mpidr)
309
{
310
311
	uint64_t target_cpu = mpidr & MPIDR_CPU_MASK;
	uint64_t target_cluster = (mpidr & MPIDR_CLUSTER_MASK) >>
312
			MPIDR_AFFINITY_BITS;
313
	int32_t ret = 0;
314
315
316
317
318
319
320

	if (target_cluster > MPIDR_AFFLVL1) {
		ERROR("%s: unsupported CPU (0x%lx)\n", __func__ , mpidr);
		return PSCI_E_NOT_PRESENT;
	}

	/* construct the target CPU # */
321
	target_cpu += (target_cluster << 1U);
322

323
324
325
326
	ret = mce_command_handler((uint64_t)MCE_CMD_ONLINE_CORE, target_cpu, 0U, 0U);
	if (ret < 0) {
		return PSCI_E_DENIED;
	}
327
328
329
330

	return PSCI_E_SUCCESS;
}

331
int32_t tegra_soc_pwr_domain_on_finish(const psci_power_state_t *target_state)
332
{
333
	uint8_t stateid_afflvl2 = target_state->pwr_domain_state[PLAT_MAX_PWR_LVL];
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357

	/*
	 * Reset power state info for CPUs when onlining, we set
	 * deepest power when offlining a core but that may not be
	 * requested by non-secure sw which controls idle states. It
	 * will re-init this info from non-secure software when the
	 * core come online.
	 */

	/*
	 * Check if we are exiting from deep sleep and restore SE
	 * context if we are.
	 */
	if (stateid_afflvl2 == PSTATE_ID_SOC_POWERDN) {

		mmio_write_32(TEGRA_SE0_BASE + SE_MUTEX_WATCHDOG_NS_LIMIT,
			se_regs[0]);
		mmio_write_32(TEGRA_RNG1_BASE + RNG_MUTEX_WATCHDOG_NS_LIMIT,
			se_regs[1]);
		mmio_write_32(TEGRA_PKA1_BASE + PKA_MUTEX_WATCHDOG_NS_LIMIT,
			se_regs[2]);

		/* Init SMMU */

358
359
		tegra_smmu_init();

360
361
362
363
364
365
366
367
368
369
370
		/*
		 * Reset power state info for the last core doing SC7
		 * entry and exit, we set deepest power state as CC7
		 * and SC7 for SC7 entry which may not be requested by
		 * non-secure SW which controls idle states.
		 */
	}

	return PSCI_E_SUCCESS;
}

371
int32_t tegra_soc_pwr_domain_off(const psci_power_state_t *target_state)
372
{
373
	uint64_t impl = (read_midr() >> MIDR_IMPL_SHIFT) & MIDR_IMPL_MASK;
374
	int32_t ret = 0;
375

376
377
	(void)target_state;

378
	/* Disable Denver's DCO operations */
379
	if (impl == DENVER_IMPL) {
380
		denver_disable_dco();
381
	}
382
383

	/* Turn off CPU */
384
385
	ret = mce_command_handler((uint64_t)MCE_CMD_ENTER_CSTATE,
			(uint64_t)TEGRA_NVG_CORE_C7, MCE_CORE_SLEEP_TIME_INFINITE, 0U);
386
	assert(ret == 0);
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404

	return PSCI_E_SUCCESS;
}

__dead2 void tegra_soc_prepare_system_off(void)
{
	/* System power off */

	/* SC8 */

	wfi();

	/* wait for the system to power down */
	for (;;) {
		;
	}
}

405
int32_t tegra_soc_prepare_system_reset(void)
406
407
408
{
	return PSCI_E_SUCCESS;
}