tegra_sip_calls.c 3.98 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3
 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
4
 *
dp-arm's avatar
dp-arm committed
5
 * SPDX-License-Identifier: BSD-3-Clause
6
7
8
9
 */

#include <assert.h>
#include <errno.h>
10
11
12
13
14
15
16
17

#include <arch.h>
#include <arch_helpers.h>
#include <common/bl_common.h>
#include <common/debug.h>
#include <common/runtime_svc.h>
#include <lib/mmio.h>

18
#include <memctrl.h>
19
#include <tegra_platform.h>
20
#include <tegra_private.h>
21

22
/*******************************************************************************
23
 * Common Tegra SiP SMCs
24
 ******************************************************************************/
25
#define TEGRA_SIP_NEW_VIDEOMEM_REGION		0x82000003
26
27
#define TEGRA_SIP_FIQ_NS_ENTRYPOINT		0x82000005
#define TEGRA_SIP_FIQ_NS_GET_CONTEXT		0x82000006
28

29
/*******************************************************************************
30
 * This function is responsible for handling all SiP calls
31
 ******************************************************************************/
32
33
34
35
36
37
38
39
uintptr_t tegra_sip_handler(uint32_t smc_fid,
			    u_register_t x1,
			    u_register_t x2,
			    u_register_t x3,
			    u_register_t x4,
			    void *cookie,
			    void *handle,
			    u_register_t flags)
40
{
41
	uint32_t regval, local_x2_32 = (uint32_t)x2;
42
	int32_t err;
43

44
45
	/* Check if this is a SoC specific SiP */
	err = plat_sip_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
46
	if (err == 0) {
47

48
		SMC_RET1(handle, (uint64_t)err);
49

50
51
52
53
54
55
56
57
58
59
	} else {

		switch (smc_fid) {

		case TEGRA_SIP_NEW_VIDEOMEM_REGION:

			/*
			 * Check if Video Memory overlaps TZDRAM (contains bl31/bl32)
			 * or falls outside of the valid DRAM range
			*/
60
			err = bl31_check_ns_address(x1, local_x2_32);
61
62
63
64
65
66
67
			if (err != 0) {
				SMC_RET1(handle, (uint64_t)err);
			}

			/*
			 * Check if Video Memory is aligned to 1MB.
			 */
68
			if (((x1 & 0xFFFFFU) != 0U) || ((local_x2_32 & 0xFFFFFU) != 0U)) {
69
				ERROR("Unaligned Video Memory base address!\n");
70
				SMC_RET1(handle, (uint64_t)-ENOTSUP);
71
72
73
74
75
76
77
78
79
			}

			/*
			 * The GPU is the user of the Video Memory region. In order to
			 * transition to the new memory region smoothly, we program the
			 * new base/size ONLY if the GPU is in reset mode.
			 */
			regval = mmio_read_32(TEGRA_CAR_RESET_BASE +
					      TEGRA_GPU_RESET_REG_OFFSET);
80
			if ((regval & GPU_RESET_BIT) == 0U) {
81
				ERROR("GPU not in reset! Video Memory setup failed\n");
82
				SMC_RET1(handle, (uint64_t)-ENOTSUP);
83
84
85
			}

			/* new video memory carveout settings */
86
			tegra_memctrl_videomem_setup(x1, local_x2_32);
87

88
89
90
91
92
93
94
95
96
97
			/*
			 * Ensure again that GPU is still in reset after VPR resize
			 */
			regval = mmio_read_32(TEGRA_CAR_RESET_BASE +
					      TEGRA_GPU_RESET_REG_OFFSET);
			if ((regval & GPU_RESET_BIT) == 0U) {
				mmio_write_32(TEGRA_CAR_RESET_BASE + TEGRA_GPU_RESET_GPU_SET_OFFSET,
									GPU_SET_BIT);
			}

98
			SMC_RET1(handle, 0);
99
100

		/*
101
102
103
104
		 * The NS world registers the address of its handler to be
		 * used for processing the FIQ. This is normally used by the
		 * NS FIQ debugger driver to detect system hangs by programming
		 * a watchdog timer to fire a FIQ interrupt.
105
		 */
106
		case TEGRA_SIP_FIQ_NS_ENTRYPOINT:
107

108
109
110
			if (x1 == 0U) {
				SMC_RET1(handle, SMC_UNK);
			}
111

112
113
114
			/*
			 * TODO: Check if x1 contains a valid DRAM address
			 */
115

116
117
			/* store the NS world's entrypoint */
			tegra_fiq_set_ns_entrypoint(x1);
118

119
120
121
			SMC_RET1(handle, 0);

		/*
122
123
124
125
		 * The NS world's FIQ handler issues this SMC to get the NS EL1/EL0
		 * CPU context when the FIQ interrupt was triggered. This allows the
		 * NS world to understand the CPU state when the watchdog interrupt
		 * triggered.
126
		 */
127
128
129
130
131
132
133
134
135
136
137
		case TEGRA_SIP_FIQ_NS_GET_CONTEXT:

			/* retrieve context registers when FIQ triggered */
			(void)tegra_fiq_get_intr_context();

			SMC_RET0(handle);

		default:
			ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
			break;
		}
138
139
140
141
142
143
144
	}

	SMC_RET1(handle, SMC_UNK);
}

/* Define a runtime service descriptor for fast SMC calls */
DECLARE_RT_SVC(
145
	tegra_sip_fast,
146

147
148
149
150
151
	(OEN_SIP_START),
	(OEN_SIP_END),
	(SMC_TYPE_FAST),
	(NULL),
	(tegra_sip_handler)
152
);