gic_v2.h 9.27 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
9
 */

#ifndef __GIC_V2_H__
#define __GIC_V2_H__

Soby Mathew's avatar
Soby Mathew committed
10
11
12
13
14
15
16
/******************************************************************************
 * THIS DRIVER IS DEPRECATED. For GICv2 systems, use the driver in gicv2.h
 * and for GICv3 systems, use the driver in gicv3.h.
 *****************************************************************************/
#if ERROR_DEPRECATED
#error " The legacy ARM GIC driver is deprecated."
#endif
Dan Handley's avatar
Dan Handley committed
17

18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
#define GIC400_NUM_SPIS		U(480)
#define MAX_PPIS		U(14)
#define MAX_SGIS		U(16)

#define MIN_SGI_ID		U(0)
#define MIN_PPI_ID		U(16)
#define MIN_SPI_ID		U(32)

#define GRP0			U(0)
#define GRP1			U(1)
#define GIC_PRI_MASK		U(0xff)
#define GIC_HIGHEST_SEC_PRIORITY U(0)
#define GIC_LOWEST_SEC_PRIORITY	U(127)
#define GIC_HIGHEST_NS_PRIORITY	U(128)
#define GIC_LOWEST_NS_PRIORITY	U(254) /* 255 would disable an interrupt */
#define GIC_SPURIOUS_INTERRUPT	U(1023)
#define GIC_TARGET_CPU_MASK	U(0xff)

#define ENABLE_GRP0		(U(1) << 0)
#define ENABLE_GRP1		(U(1) << 1)
Dan Handley's avatar
Dan Handley committed
38
39

/* Distributor interface definitions */
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
#define GICD_CTLR		U(0x0)
#define GICD_TYPER		U(0x4)
#define GICD_IGROUPR		U(0x80)
#define GICD_ISENABLER		U(0x100)
#define GICD_ICENABLER		U(0x180)
#define GICD_ISPENDR		U(0x200)
#define GICD_ICPENDR		U(0x280)
#define GICD_ISACTIVER		U(0x300)
#define GICD_ICACTIVER		U(0x380)
#define GICD_IPRIORITYR		U(0x400)
#define GICD_ITARGETSR		U(0x800)
#define GICD_ICFGR		U(0xC00)
#define GICD_SGIR		U(0xF00)
#define GICD_CPENDSGIR		U(0xF10)
#define GICD_SPENDSGIR		U(0xF20)

#define IGROUPR_SHIFT		U(5)
#define ISENABLER_SHIFT		U(5)
Dan Handley's avatar
Dan Handley committed
58
#define ICENABLER_SHIFT		ISENABLER_SHIFT
59
#define ISPENDR_SHIFT		U(5)
Dan Handley's avatar
Dan Handley committed
60
#define ICPENDR_SHIFT		ISPENDR_SHIFT
61
#define ISACTIVER_SHIFT		U(5)
Dan Handley's avatar
Dan Handley committed
62
#define ICACTIVER_SHIFT		ISACTIVER_SHIFT
63
64
65
66
#define IPRIORITYR_SHIFT	U(2)
#define ITARGETSR_SHIFT		U(2)
#define ICFGR_SHIFT		U(4)
#define CPENDSGIR_SHIFT		U(2)
Dan Handley's avatar
Dan Handley committed
67
68
69
#define SPENDSGIR_SHIFT		CPENDSGIR_SHIFT

/* GICD_TYPER bit definitions */
70
#define IT_LINES_NO_MASK	U(0x1f)
Dan Handley's avatar
Dan Handley committed
71
72

/* Physical CPU Interface registers */
73
74
75
76
77
78
79
80
81
82
#define GICC_CTLR		U(0x0)
#define GICC_PMR		U(0x4)
#define GICC_BPR		U(0x8)
#define GICC_IAR		U(0xC)
#define GICC_EOIR		U(0x10)
#define GICC_RPR		U(0x14)
#define GICC_HPPIR		U(0x18)
#define GICC_AHPPIR		U(0x28)
#define GICC_IIDR		U(0xFC)
#define GICC_DIR		U(0x1000)
Dan Handley's avatar
Dan Handley committed
83
84
#define GICC_PRIODROP           GICC_EOIR

85
/* Common CPU Interface definitions */
86
#define INT_ID_MASK		U(0x3ff)
87

Dan Handley's avatar
Dan Handley committed
88
/* GICC_CTLR bit definitions */
89
90
91
92
93
94
95
96
97
#define EOI_MODE_NS		(U(1) << 10)
#define EOI_MODE_S		(U(1) << 9)
#define IRQ_BYP_DIS_GRP1	(U(1) << 8)
#define FIQ_BYP_DIS_GRP1	(U(1) << 7)
#define IRQ_BYP_DIS_GRP0	(U(1) << 6)
#define FIQ_BYP_DIS_GRP0	(U(1) << 5)
#define CBPR			(U(1) << 4)
#define FIQ_EN			(U(1) << 3)
#define ACK_CTL			(U(1) << 2)
Dan Handley's avatar
Dan Handley committed
98
99

/* GICC_IIDR bit masks and shifts */
100
101
102
103
#define GICC_IIDR_PID_SHIFT	U(20)
#define GICC_IIDR_ARCH_SHIFT	U(16)
#define GICC_IIDR_REV_SHIFT	U(12)
#define GICC_IIDR_IMP_SHIFT	U(0)
Dan Handley's avatar
Dan Handley committed
104

105
106
107
108
#define GICC_IIDR_PID_MASK	U(0xfff)
#define GICC_IIDR_ARCH_MASK	U(0xf)
#define GICC_IIDR_REV_MASK	U(0xf)
#define GICC_IIDR_IMP_MASK	U(0xfff)
Dan Handley's avatar
Dan Handley committed
109
110

/* HYP view virtual CPU Interface registers */
111
112
113
114
115
116
#define GICH_CTL		U(0x0)
#define GICH_VTR		U(0x4)
#define GICH_ELRSR0		U(0x30)
#define GICH_ELRSR1		U(0x34)
#define GICH_APR0		U(0xF0)
#define GICH_LR_BASE		U(0x100)
Dan Handley's avatar
Dan Handley committed
117
118

/* Virtual CPU Interface registers */
119
120
121
122
123
124
125
126
#define GICV_CTL		U(0x0)
#define GICV_PRIMASK		U(0x4)
#define GICV_BP			U(0x8)
#define GICV_INTACK		U(0xC)
#define GICV_EOI		U(0x10)
#define GICV_RUNNINGPRI		U(0x14)
#define GICV_HIGHESTPEND	U(0x18)
#define GICV_DEACTIVATE		U(0x1000)
Dan Handley's avatar
Dan Handley committed
127
128
129

#ifndef __ASSEMBLY__

130
#include <mmio.h>
131
#include <stdint.h>
Dan Handley's avatar
Dan Handley committed
132
133
134
135
136

/*******************************************************************************
 * GIC Distributor function prototypes
 ******************************************************************************/

137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
unsigned int gicd_read_igroupr(uintptr_t, unsigned int);
unsigned int gicd_read_isenabler(uintptr_t, unsigned int);
unsigned int gicd_read_icenabler(uintptr_t, unsigned int);
unsigned int gicd_read_ispendr(uintptr_t, unsigned int);
unsigned int gicd_read_icpendr(uintptr_t, unsigned int);
unsigned int gicd_read_isactiver(uintptr_t, unsigned int);
unsigned int gicd_read_icactiver(uintptr_t, unsigned int);
unsigned int gicd_read_ipriorityr(uintptr_t, unsigned int);
unsigned int gicd_read_itargetsr(uintptr_t, unsigned int);
unsigned int gicd_read_icfgr(uintptr_t, unsigned int);
unsigned int gicd_read_cpendsgir(uintptr_t, unsigned int);
unsigned int gicd_read_spendsgir(uintptr_t, unsigned int);
void gicd_write_igroupr(uintptr_t, unsigned int, unsigned int);
void gicd_write_isenabler(uintptr_t, unsigned int, unsigned int);
void gicd_write_icenabler(uintptr_t, unsigned int, unsigned int);
void gicd_write_ispendr(uintptr_t, unsigned int, unsigned int);
void gicd_write_icpendr(uintptr_t, unsigned int, unsigned int);
void gicd_write_isactiver(uintptr_t, unsigned int, unsigned int);
void gicd_write_icactiver(uintptr_t, unsigned int, unsigned int);
void gicd_write_ipriorityr(uintptr_t, unsigned int, unsigned int);
void gicd_write_itargetsr(uintptr_t, unsigned int, unsigned int);
void gicd_write_icfgr(uintptr_t, unsigned int, unsigned int);
void gicd_write_cpendsgir(uintptr_t, unsigned int, unsigned int);
void gicd_write_spendsgir(uintptr_t, unsigned int, unsigned int);
unsigned int gicd_get_igroupr(uintptr_t, unsigned int);
void gicd_set_igroupr(uintptr_t, unsigned int);
void gicd_clr_igroupr(uintptr_t, unsigned int);
void gicd_set_isenabler(uintptr_t, unsigned int);
void gicd_set_icenabler(uintptr_t, unsigned int);
void gicd_set_ispendr(uintptr_t, unsigned int);
void gicd_set_icpendr(uintptr_t, unsigned int);
void gicd_set_isactiver(uintptr_t, unsigned int);
void gicd_set_icactiver(uintptr_t, unsigned int);
void gicd_set_ipriorityr(uintptr_t, unsigned int, unsigned int);
void gicd_set_itargetsr(uintptr_t, unsigned int, unsigned int);
Dan Handley's avatar
Dan Handley committed
172
173


174
175
176
177
/*******************************************************************************
 * GIC Distributor interface accessors for reading entire registers
 ******************************************************************************/

178
static inline unsigned int gicd_read_ctlr(uintptr_t base)
179
180
181
182
{
	return mmio_read_32(base + GICD_CTLR);
}

183
static inline unsigned int gicd_read_typer(uintptr_t base)
184
185
186
187
{
	return mmio_read_32(base + GICD_TYPER);
}

188
static inline unsigned int gicd_read_sgir(uintptr_t base)
189
190
191
192
193
194
195
196
197
{
	return mmio_read_32(base + GICD_SGIR);
}


/*******************************************************************************
 * GIC Distributor interface accessors for writing entire registers
 ******************************************************************************/

198
static inline void gicd_write_ctlr(uintptr_t base, unsigned int val)
199
200
201
202
{
	mmio_write_32(base + GICD_CTLR, val);
}

203
static inline void gicd_write_sgir(uintptr_t base, unsigned int val)
204
205
206
207
208
209
210
211
212
{
	mmio_write_32(base + GICD_SGIR, val);
}


/*******************************************************************************
 * GIC CPU interface accessors for reading entire registers
 ******************************************************************************/

213
static inline unsigned int gicc_read_ctlr(uintptr_t base)
214
215
216
217
{
	return mmio_read_32(base + GICC_CTLR);
}

218
static inline unsigned int gicc_read_pmr(uintptr_t base)
219
220
221
222
{
	return mmio_read_32(base + GICC_PMR);
}

223
static inline unsigned int gicc_read_BPR(uintptr_t base)
224
225
226
227
{
	return mmio_read_32(base + GICC_BPR);
}

228
static inline unsigned int gicc_read_IAR(uintptr_t base)
229
230
231
232
{
	return mmio_read_32(base + GICC_IAR);
}

233
static inline unsigned int gicc_read_EOIR(uintptr_t base)
234
235
236
237
{
	return mmio_read_32(base + GICC_EOIR);
}

238
static inline unsigned int gicc_read_hppir(uintptr_t base)
239
240
241
242
{
	return mmio_read_32(base + GICC_HPPIR);
}

243
static inline unsigned int gicc_read_ahppir(uintptr_t base)
244
245
246
247
{
	return mmio_read_32(base + GICC_AHPPIR);
}

248
static inline unsigned int gicc_read_dir(uintptr_t base)
249
250
251
252
{
	return mmio_read_32(base + GICC_DIR);
}

253
static inline unsigned int gicc_read_iidr(uintptr_t base)
254
255
256
257
258
259
260
261
262
{
	return mmio_read_32(base + GICC_IIDR);
}


/*******************************************************************************
 * GIC CPU interface accessors for writing entire registers
 ******************************************************************************/

263
static inline void gicc_write_ctlr(uintptr_t base, unsigned int val)
264
265
266
267
{
	mmio_write_32(base + GICC_CTLR, val);
}

268
static inline void gicc_write_pmr(uintptr_t base, unsigned int val)
269
270
271
272
{
	mmio_write_32(base + GICC_PMR, val);
}

273
static inline void gicc_write_BPR(uintptr_t base, unsigned int val)
274
275
276
277
278
{
	mmio_write_32(base + GICC_BPR, val);
}


279
static inline void gicc_write_IAR(uintptr_t base, unsigned int val)
280
281
282
283
{
	mmio_write_32(base + GICC_IAR, val);
}

284
static inline void gicc_write_EOIR(uintptr_t base, unsigned int val)
285
286
287
288
{
	mmio_write_32(base + GICC_EOIR, val);
}

289
static inline void gicc_write_hppir(uintptr_t base, unsigned int val)
290
291
292
293
{
	mmio_write_32(base + GICC_HPPIR, val);
}

294
static inline void gicc_write_dir(uintptr_t base, unsigned int val)
295
296
297
298
{
	mmio_write_32(base + GICC_DIR, val);
}

299
300
301
302
303
304
/*******************************************************************************
 * Prototype of function to map an interrupt type to the interrupt line used to
 * signal it.
 ******************************************************************************/
uint32_t gicv2_interrupt_type_to_line(uint32_t cpuif_base, uint32_t type);

Dan Handley's avatar
Dan Handley committed
305
306
#endif /*__ASSEMBLY__*/

307
#endif /* __GIC_V2_H__ */