tegra_sip_calls.c 4.47 KB
Newer Older
1
/*
2
 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
7
8
 */

#include <assert.h>
#include <errno.h>
9
10
11
12
13
14
15
16

#include <arch.h>
#include <arch_helpers.h>
#include <common/bl_common.h>
#include <common/debug.h>
#include <common/runtime_svc.h>
#include <lib/mmio.h>

17
#include <memctrl.h>
18
#include <tegra_platform.h>
19
#include <tegra_private.h>
20

21
/*******************************************************************************
22
 * Common Tegra SiP SMCs
23
 ******************************************************************************/
24
#define TEGRA_SIP_NEW_VIDEOMEM_REGION		0x82000003
25
26
#define TEGRA_SIP_FIQ_NS_ENTRYPOINT		0x82000005
#define TEGRA_SIP_FIQ_NS_GET_CONTEXT		0x82000006
27

28
29
30
31
/*******************************************************************************
 * SoC specific SiP handler
 ******************************************************************************/
#pragma weak plat_sip_handler
32
int32_t plat_sip_handler(uint32_t smc_fid,
33
34
35
36
		     uint64_t x1,
		     uint64_t x2,
		     uint64_t x3,
		     uint64_t x4,
37
		     const void *cookie,
38
39
40
		     void *handle,
		     uint64_t flags)
{
41
42
43
44
45
46
47
48
49
50
	/* unused parameters */
	(void)smc_fid;
	(void)x1;
	(void)x2;
	(void)x3;
	(void)x4;
	(void)cookie;
	(void)handle;
	(void)flags;

51
52
53
	return -ENOTSUP;
}

54
/*******************************************************************************
55
 * This function is responsible for handling all SiP calls
56
 ******************************************************************************/
57
58
59
60
61
62
63
64
uintptr_t tegra_sip_handler(uint32_t smc_fid,
			    u_register_t x1,
			    u_register_t x2,
			    u_register_t x3,
			    u_register_t x4,
			    void *cookie,
			    void *handle,
			    u_register_t flags)
65
{
66
	uint32_t regval, local_x2_32 = (uint32_t)x2;
67
	int32_t err;
68

69
70
	/* Check if this is a SoC specific SiP */
	err = plat_sip_handler(smc_fid, x1, x2, x3, x4, cookie, handle, flags);
71
	if (err == 0) {
72

73
		SMC_RET1(handle, (uint64_t)err);
74

75
76
77
78
79
80
81
82
83
84
	} else {

		switch (smc_fid) {

		case TEGRA_SIP_NEW_VIDEOMEM_REGION:

			/*
			 * Check if Video Memory overlaps TZDRAM (contains bl31/bl32)
			 * or falls outside of the valid DRAM range
			*/
85
			err = bl31_check_ns_address(x1, local_x2_32);
86
87
88
89
90
91
92
			if (err != 0) {
				SMC_RET1(handle, (uint64_t)err);
			}

			/*
			 * Check if Video Memory is aligned to 1MB.
			 */
93
			if (((x1 & 0xFFFFFU) != 0U) || ((local_x2_32 & 0xFFFFFU) != 0U)) {
94
				ERROR("Unaligned Video Memory base address!\n");
95
				SMC_RET1(handle, (uint64_t)-ENOTSUP);
96
97
98
99
100
101
102
103
104
			}

			/*
			 * The GPU is the user of the Video Memory region. In order to
			 * transition to the new memory region smoothly, we program the
			 * new base/size ONLY if the GPU is in reset mode.
			 */
			regval = mmio_read_32(TEGRA_CAR_RESET_BASE +
					      TEGRA_GPU_RESET_REG_OFFSET);
105
			if ((regval & GPU_RESET_BIT) == 0U) {
106
				ERROR("GPU not in reset! Video Memory setup failed\n");
107
				SMC_RET1(handle, (uint64_t)-ENOTSUP);
108
109
110
			}

			/* new video memory carveout settings */
111
			tegra_memctrl_videomem_setup(x1, local_x2_32);
112

113
114
115
116
117
118
119
120
121
122
			/*
			 * Ensure again that GPU is still in reset after VPR resize
			 */
			regval = mmio_read_32(TEGRA_CAR_RESET_BASE +
					      TEGRA_GPU_RESET_REG_OFFSET);
			if ((regval & GPU_RESET_BIT) == 0U) {
				mmio_write_32(TEGRA_CAR_RESET_BASE + TEGRA_GPU_RESET_GPU_SET_OFFSET,
									GPU_SET_BIT);
			}

123
			SMC_RET1(handle, 0);
124
125

		/*
126
127
128
129
		 * The NS world registers the address of its handler to be
		 * used for processing the FIQ. This is normally used by the
		 * NS FIQ debugger driver to detect system hangs by programming
		 * a watchdog timer to fire a FIQ interrupt.
130
		 */
131
		case TEGRA_SIP_FIQ_NS_ENTRYPOINT:
132

133
134
135
			if (x1 == 0U) {
				SMC_RET1(handle, SMC_UNK);
			}
136

137
138
139
			/*
			 * TODO: Check if x1 contains a valid DRAM address
			 */
140

141
142
			/* store the NS world's entrypoint */
			tegra_fiq_set_ns_entrypoint(x1);
143

144
145
146
			SMC_RET1(handle, 0);

		/*
147
148
149
150
		 * The NS world's FIQ handler issues this SMC to get the NS EL1/EL0
		 * CPU context when the FIQ interrupt was triggered. This allows the
		 * NS world to understand the CPU state when the watchdog interrupt
		 * triggered.
151
		 */
152
153
154
155
156
157
158
159
160
161
162
		case TEGRA_SIP_FIQ_NS_GET_CONTEXT:

			/* retrieve context registers when FIQ triggered */
			(void)tegra_fiq_get_intr_context();

			SMC_RET0(handle);

		default:
			ERROR("%s: unhandled SMC (0x%x)\n", __func__, smc_fid);
			break;
		}
163
164
165
166
167
168
169
	}

	SMC_RET1(handle, SMC_UNK);
}

/* Define a runtime service descriptor for fast SMC calls */
DECLARE_RT_SVC(
170
	tegra_sip_fast,
171

172
173
174
175
176
	(OEN_SIP_START),
	(OEN_SIP_END),
	(SMC_TYPE_FAST),
	(NULL),
	(tegra_sip_handler)
177
);