fvp_topology.c 3.17 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#include <platform_def.h>

9
#include <arch.h>
10
#include <drivers/arm/fvp/fvp_pwrc.h>
11
#include <lib/cassert.h>
12
13
#include <plat/arm/common/arm_config.h>
#include <plat/arm/common/plat_arm.h>
14
15
#include <plat/common/platform.h>

16
/* The FVP power domain tree descriptor */
Roberto Vargas's avatar
Roberto Vargas committed
17
static unsigned char fvp_power_domain_tree_desc[FVP_CLUSTER_COUNT + 2];
18
19


20
21
CASSERT(((FVP_CLUSTER_COUNT > 0) && (FVP_CLUSTER_COUNT <= 256)),
			assert_invalid_fvp_cluster_count);
22
23
24
25
26
27
28

/*******************************************************************************
 * This function dynamically constructs the topology according to
 * FVP_CLUSTER_COUNT and returns it.
 ******************************************************************************/
const unsigned char *plat_get_power_domain_tree_desc(void)
{
29
	int i;
30
31

	/*
32
33
	 * The highest level is the system level. The next level is constituted
	 * by clusters and then cores in clusters.
34
	 */
35
36
	fvp_power_domain_tree_desc[0] = 1;
	fvp_power_domain_tree_desc[1] = FVP_CLUSTER_COUNT;
37
38

	for (i = 0; i < FVP_CLUSTER_COUNT; i++)
39
40
		fvp_power_domain_tree_desc[i + 2] =
			FVP_MAX_CPUS_PER_CLUSTER * FVP_MAX_PE_PER_CPU;
41

42
43
44
45
46
47
48
49
50
51
52
53

	return fvp_power_domain_tree_desc;
}

/*******************************************************************************
 * This function returns the core count within the cluster corresponding to
 * `mpidr`.
 ******************************************************************************/
unsigned int plat_arm_get_cluster_core_count(u_register_t mpidr)
{
	return FVP_MAX_CPUS_PER_CLUSTER;
}
54
55
56

/*******************************************************************************
 * This function implements a part of the critical interface between the psci
57
58
59
 * generic layer and the platform that allows the former to query the platform
 * to convert an MPIDR to a unique linear index. An error code (-1) is returned
 * in case the MPIDR is invalid.
60
 ******************************************************************************/
61
int plat_core_pos_by_mpidr(u_register_t mpidr)
62
{
63
64
65
	unsigned int clus_id, cpu_id, thread_id;

	/* Validate affinity fields */
66
	if ((arm_config.flags & ARM_CONFIG_FVP_SHIFTED_AFF) != 0U) {
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
		thread_id = MPIDR_AFFLVL0_VAL(mpidr);
		cpu_id = MPIDR_AFFLVL1_VAL(mpidr);
		clus_id = MPIDR_AFFLVL2_VAL(mpidr);
	} else {
		thread_id = 0;
		cpu_id = MPIDR_AFFLVL0_VAL(mpidr);
		clus_id = MPIDR_AFFLVL1_VAL(mpidr);
	}

	if (clus_id >= FVP_CLUSTER_COUNT)
		return -1;
	if (cpu_id >= FVP_MAX_CPUS_PER_CLUSTER)
		return -1;
	if (thread_id >= FVP_MAX_PE_PER_CPU)
		return -1;

83
84
	if (fvp_pwrc_read_psysr(mpidr) == PSYSR_INVALID)
		return -1;
85

86
87
88
89
90
91
92
93
94
95
	/*
	 * Core position calculation for FVP platform depends on the MT bit in
	 * MPIDR. This function cannot assume that the supplied MPIDR has the MT
	 * bit set even if the implementation has. For example, PSCI clients
	 * might supply MPIDR values without the MT bit set. Therefore, we
	 * inject the current PE's MT bit so as to get the calculation correct.
	 * This of course assumes that none or all CPUs on the platform has MT
	 * bit set.
	 */
	mpidr |= (read_mpidr_el1() & MPIDR_MT_MASK);
96
	return (int) plat_arm_calc_core_pos(mpidr);
97
}