platform_t194.mk 1.58 KB
Newer Older
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
#
# Copyright (c) 2019, NVIDIA CORPORATION. All rights reserved.
#
# SPDX-License-Identifier: BSD-3-Clause
#

# platform configs
ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS	:= 0
$(eval $(call add_define,ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS))

RELOCATE_TO_BL31_BASE			:= 1
$(eval $(call add_define,RELOCATE_TO_BL31_BASE))

ENABLE_CHIP_VERIFICATION_HARNESS	:= 0
$(eval $(call add_define,ENABLE_CHIP_VERIFICATION_HARNESS))

Pritesh Raithatha's avatar
Pritesh Raithatha committed
17
ENABLE_SMMU_DEVICE			:= 1
18
19
20
21
22
23
24
25
26
27
28
29
$(eval $(call add_define,ENABLE_SMMU_DEVICE))

RESET_TO_BL31				:= 1

PROGRAMMABLE_RESET_ADDRESS		:= 1

COLD_BOOT_SINGLE_CPU			:= 1

# platform settings
TZDRAM_BASE				:= 0x40000000
$(eval $(call add_define,TZDRAM_BASE))

30
PLATFORM_CLUSTER_COUNT			:= 4
31
32
$(eval $(call add_define,PLATFORM_CLUSTER_COUNT))

33
PLATFORM_MAX_CPUS_PER_CLUSTER		:= 2
34
35
$(eval $(call add_define,PLATFORM_MAX_CPUS_PER_CLUSTER))

36
MAX_XLAT_TABLES				:= 25
37
38
$(eval $(call add_define,MAX_XLAT_TABLES))

39
MAX_MMAP_REGIONS			:= 30
40
41
42
43
44
$(eval $(call add_define,MAX_MMAP_REGIONS))

# platform files
PLAT_INCLUDES		+=	-I${SOC_DIR}/drivers/include

45
46
BL31_SOURCES		+=	drivers/ti/uart/aarch64/16550_console.S	\
				lib/cpus/aarch64/denver.S		\
47
48
49
				${COMMON_DIR}/drivers/memctrl/memctrl_v2.c	\
				${COMMON_DIR}/drivers/smmu/smmu.c	\
				${SOC_DIR}/drivers/mce/mce.c		\
Steven Kao's avatar
Steven Kao committed
50
51
				${SOC_DIR}/drivers/mce/nvg.c		\
				${SOC_DIR}/drivers/mce/aarch64/nvg_helpers.S \
52
				${SOC_DIR}/drivers/se/se.c		\
53
				${SOC_DIR}/plat_memctrl.c		\
54
55
56
				${SOC_DIR}/plat_psci_handlers.c		\
				${SOC_DIR}/plat_setup.c			\
				${SOC_DIR}/plat_secondary.c		\
57
				${SOC_DIR}/plat_sip_calls.c		\
58
59
				${SOC_DIR}/plat_smmu.c			\
				${SOC_DIR}/plat_trampoline.S