Skip to content
GitLab
Menu
Projects
Groups
Snippets
Loading...
Help
Help
Support
Community forum
Keyboard shortcuts
?
Submit feedback
Sign in / Register
Toggle navigation
Menu
Open sidebar
adam.huang
Arm Trusted Firmware
Commits
2f39c55c
Commit
2f39c55c
authored
Feb 21, 2020
by
joanna.farley
Committed by
TrustedFirmware Code Review
Feb 21, 2020
Browse files
Merge "Add Matterhorn CPU lib" into integration
parents
e5712113
da3b47e9
Changes
3
Hide whitespace changes
Inline
Side-by-side
include/lib/cpus/aarch64/cortex_matterhorn.h
0 → 100644
View file @
2f39c55c
/*
* Copyright (c) 2020, ARM Limited. All rights reserved.
*
* SPDX-License-Identifier: BSD-3-Clause
*/
#ifndef CORTEX_MATTERHORN_H
#define CORTEX_MATTERHORN_H
#define CORTEX_MATTERHORN_MIDR U(0x410FD470)
/*******************************************************************************
* CPU Extended Control register specific definitions
******************************************************************************/
#define CORTEX_MATTERHORN_CPUECTLR_EL1 S3_0_C15_C1_4
/*******************************************************************************
* CPU Power Control register specific definitions
******************************************************************************/
#define CORTEX_MATTERHORN_CPUPWRCTLR_EL1 S3_0_C15_C2_7
#define CORTEX_MATTERHORN_CPUPWRCTLR_EL1_CORE_PWRDN_BIT U(1)
#endif
/* CORTEX_MATTERHORN_H */
lib/cpus/aarch64/cortex_matterhorn.S
0 → 100644
View file @
2f39c55c
/*
*
Copyright
(
c
)
2020
,
ARM
Limited
.
All
rights
reserved
.
*
*
SPDX
-
License
-
Identifier
:
BSD
-
3
-
Clause
*/
#include <arch.h>
#include <asm_macros.S>
#include <common/bl_common.h>
#include <cortex_matterhorn.h>
#include <cpu_macros.S>
#include <plat_macros.S>
/*
Hardware
handled
coherency
*/
#if HW_ASSISTED_COHERENCY == 0
#error "Cortex Matterhorn must be compiled with HW_ASSISTED_COHERENCY enabled"
#endif
/*
64-
bit
only
core
*/
#if CTX_INCLUDE_AARCH32_REGS == 1
#error "Cortex Matterhorn supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
#endif
/
*
----------------------------------------------------
*
HW
will
do
the
cache
maintenance
while
powering
down
*
----------------------------------------------------
*/
func
cortex_matterhorn_core_pwr_dwn
/
*
---------------------------------------------------
*
Enable
CPU
power
down
bit
in
power
control
register
*
---------------------------------------------------
*/
mrs
x0
,
CORTEX_MATTERHORN_CPUPWRCTLR_EL1
orr
x0
,
x0
,
#
CORTEX_MATTERHORN_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
msr
CORTEX_MATTERHORN_CPUPWRCTLR_EL1
,
x0
isb
ret
endfunc
cortex_matterhorn_core_pwr_dwn
/
*
*
Errata
printing
function
for
Cortex
Matterhorn
.
Must
follow
AAPCS
.
*/
#if REPORT_ERRATA
func
cortex_matterhorn_errata_report
ret
endfunc
cortex_matterhorn_errata_report
#endif
func
cortex_matterhorn_reset_func
/
*
Disable
speculative
loads
*/
msr
SSBS
,
xzr
isb
ret
endfunc
cortex_matterhorn_reset_func
/
*
---------------------------------------------
*
This
function
provides
Cortex
-
Matterhorn
specific
*
register
information
for
crash
reporting
.
*
It
needs
to
return
with
x6
pointing
to
*
a
list
of
register
names
in
ascii
and
*
x8
-
x15
having
values
of
registers
to
be
*
reported
.
*
---------------------------------------------
*/
.
section
.
rodata.
cortex_matterhorn_regs
,
"aS"
cortex_matterhorn_regs
:
/
*
The
ascii
list
of
register
names
to
be
reported
*/
.
asciz
"cpuectlr_el1"
,
""
func
cortex_matterhorn_cpu_reg_dump
adr
x6
,
cortex_matterhorn_regs
mrs
x8
,
CORTEX_MATTERHORN_CPUECTLR_EL1
ret
endfunc
cortex_matterhorn_cpu_reg_dump
declare_cpu_ops
cortex_matterhorn
,
CORTEX_MATTERHORN_MIDR
,
\
cortex_matterhorn_reset_func
,
\
cortex_matterhorn_core_pwr_dwn
plat/arm/board/fvp/platform.mk
View file @
2f39c55c
...
...
@@ -123,6 +123,7 @@ else
lib/cpus/aarch64/cortex_hercules.S
\
lib/cpus/aarch64/cortex_hercules_ae.S
\
lib/cpus/aarch64/cortex_klein.S
\
lib/cpus/aarch64/cortex_matterhorn.S
\
lib/cpus/aarch64/cortex_a65.S
\
lib/cpus/aarch64/cortex_a65ae.S
endif
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
.
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment