Commit 34c7af41 authored by Manish Pandey's avatar Manish Pandey
Browse files

n1sdp: introduce platform information SDS region



Platform information structure holds information about platform's DDR
size(local/remote) which will be used to zero out the memory before
enabling the ECC capability as well as information about multichip
setup. Multichip and remote DDR information can only be probed in SCP,
SDS region will be used by TF-A to get this information at boot up.

This patch introduces a new SDS to store platform information, which is
populated dynamically by SCP Firmware.previously used mem_info SDS is
also made part of this structure itself.

The platform information is also passed to BL33 by copying it to Non-
Secure SRAM.

Change-Id: I4781dc6a7232c3c0a3219b164d943ce9e3e469ee
Signed-off-by: default avatarManish Pandey <manish.pandey2@arm.com>
parent cc76d670
/* /*
* Copyright (c) 2018, ARM Limited and Contributors. All rights reserved. * Copyright (c) 2018-2019, ARM Limited and Contributors. All rights reserved.
* *
* SPDX-License-Identifier: BSD-3-Clause * SPDX-License-Identifier: BSD-3-Clause
*/ */
...@@ -17,14 +17,22 @@ ...@@ -17,14 +17,22 @@
#include "n1sdp_def.h" #include "n1sdp_def.h"
/* /*
* Memory information structure stored in SDS. * Platform information structure stored in SDS.
* This structure holds the total DDR memory size which will be * This structure holds information about platform's DDR
* used when zeroing out the entire DDR memory before enabling * size which will be used to zero out the memory before
* the ECC capability in DMCs. * enabling the ECC capability as well as information
* about multichip setup
* - multichip mode
* - slave_count
* - Local DDR size in GB, DDR memory in master board
* - Remote DDR size in GB, DDR memory in slave board
*/ */
struct n1sdp_mem_info { struct n1sdp_plat_info {
uint32_t ddr_size_gb; bool multichip_mode;
}; uint8_t slave_count;
uint8_t local_ddr_size;
uint8_t remote_ddr_size;
} __packed;
/* /*
* BL33 image information structure stored in SDS. * BL33 image information structure stored in SDS.
...@@ -38,11 +46,11 @@ struct n1sdp_bl33_info { ...@@ -38,11 +46,11 @@ struct n1sdp_bl33_info {
}; };
static scmi_channel_plat_info_t n1sdp_scmi_plat_info = { static scmi_channel_plat_info_t n1sdp_scmi_plat_info = {
.scmi_mbx_mem = N1SDP_SCMI_PAYLOAD_BASE, .scmi_mbx_mem = N1SDP_SCMI_PAYLOAD_BASE,
.db_reg_addr = PLAT_CSS_MHU_BASE + CSS_SCMI_MHU_DB_REG_OFF, .db_reg_addr = PLAT_CSS_MHU_BASE + CSS_SCMI_MHU_DB_REG_OFF,
.db_preserve_mask = 0xfffffffe, .db_preserve_mask = 0xfffffffe,
.db_modify_mask = 0x1, .db_modify_mask = 0x1,
.ring_doorbell = &mhu_ring_doorbell, .ring_doorbell = &mhu_ring_doorbell
}; };
scmi_channel_plat_info_t *plat_css_get_scmi_info() scmi_channel_plat_info_t *plat_css_get_scmi_info()
...@@ -112,7 +120,7 @@ void copy_bl33(uint32_t src, uint32_t dst, uint32_t size) ...@@ -112,7 +120,7 @@ void copy_bl33(uint32_t src, uint32_t dst, uint32_t size)
void bl31_platform_setup(void) void bl31_platform_setup(void)
{ {
int ret; int ret;
struct n1sdp_mem_info mem_info; struct n1sdp_plat_info plat_info;
struct n1sdp_bl33_info bl33_info; struct n1sdp_bl33_info bl33_info;
arm_bl31_platform_setup(); arm_bl31_platform_setup();
...@@ -123,16 +131,25 @@ void bl31_platform_setup(void) ...@@ -123,16 +131,25 @@ void bl31_platform_setup(void)
panic(); panic();
} }
ret = sds_struct_read(N1SDP_SDS_MEM_INFO_STRUCT_ID, ret = sds_struct_read(N1SDP_SDS_PLATFORM_INFO_STRUCT_ID,
N1SDP_SDS_MEM_INFO_OFFSET, N1SDP_SDS_PLATFORM_INFO_OFFSET,
&mem_info, &plat_info,
N1SDP_SDS_MEM_INFO_SIZE, N1SDP_SDS_PLATFORM_INFO_SIZE,
SDS_ACCESS_MODE_NON_CACHED); SDS_ACCESS_MODE_NON_CACHED);
if (ret != SDS_OK) { if (ret != SDS_OK) {
ERROR("Error getting memory info from SDS\n"); ERROR("Error getting platform info from SDS\n");
panic();
}
/* Validate plat_info SDS */
if ((plat_info.local_ddr_size == 0)
|| (plat_info.local_ddr_size > N1SDP_MAX_DDR_CAPACITY_GB)
|| (plat_info.remote_ddr_size > N1SDP_MAX_DDR_CAPACITY_GB)
|| (plat_info.slave_count > N1SDP_MAX_SLAVE_COUNT)) {
ERROR("platform info SDS is corrupted\n");
panic(); panic();
} }
dmc_ecc_setup(mem_info.ddr_size_gb);
dmc_ecc_setup(plat_info.local_ddr_size);
ret = sds_struct_read(N1SDP_SDS_BL33_INFO_STRUCT_ID, ret = sds_struct_read(N1SDP_SDS_BL33_INFO_STRUCT_ID,
N1SDP_SDS_BL33_INFO_OFFSET, N1SDP_SDS_BL33_INFO_OFFSET,
...@@ -147,11 +164,11 @@ void bl31_platform_setup(void) ...@@ -147,11 +164,11 @@ void bl31_platform_setup(void)
bl33_info.bl33_dst_addr, bl33_info.bl33_dst_addr,
bl33_info.bl33_size); bl33_info.bl33_size);
/* /*
* Pass DDR memory size info to BL33. This method is followed as * Pass platform information to BL33. This method is followed as
* currently there is no BL1/BL2 involved in boot flow of N1SDP. * currently there is no BL1/BL2 involved in boot flow of N1SDP.
* When TBBR is implemented for N1SDP, this method should be removed * When TBBR is implemented for N1SDP, this method should be removed
* and DDR memory size shoule be passed to BL33 using NT_FW_CONFIG * and platform information should be passed to BL33 using NT_FW_CONFIG
* passing mechanism. * passing mechanism.
*/ */
mmio_write_32(N1SDP_DDR_MEM_INFO_BASE, mem_info.ddr_size_gb); mmio_write_32(N1SDP_PLATFORM_INFO_BASE, *(uint32_t *)&plat_info);
} }
...@@ -15,10 +15,12 @@ ...@@ -15,10 +15,12 @@
N1SDP_NS_SRAM_SIZE, \ N1SDP_NS_SRAM_SIZE, \
MT_DEVICE | MT_RW | MT_SECURE) MT_DEVICE | MT_RW | MT_SECURE)
/* SDS memory information defines */ /* SDS Platform information defines */
#define N1SDP_SDS_MEM_INFO_STRUCT_ID 8 #define N1SDP_SDS_PLATFORM_INFO_STRUCT_ID 8
#define N1SDP_SDS_MEM_INFO_OFFSET 0 #define N1SDP_SDS_PLATFORM_INFO_OFFSET 0
#define N1SDP_SDS_MEM_INFO_SIZE 4 #define N1SDP_SDS_PLATFORM_INFO_SIZE 4
#define N1SDP_MAX_DDR_CAPACITY_GB 64
#define N1SDP_MAX_SLAVE_COUNT 16
/* SDS BL33 image information defines */ /* SDS BL33 image information defines */
#define N1SDP_SDS_BL33_INFO_STRUCT_ID 9 #define N1SDP_SDS_BL33_INFO_STRUCT_ID 9
...@@ -40,7 +42,7 @@ ...@@ -40,7 +42,7 @@
/* DMC ECC enable bit in ERR0CTLR0 register */ /* DMC ECC enable bit in ERR0CTLR0 register */
#define N1SDP_DMC_ERR0CTLR0_ECC_EN 0x1 #define N1SDP_DMC_ERR0CTLR0_ECC_EN 0x1
/* Base address of non-secure SRAM where DDR memory size will be filled */ /* Base address of non-secure SRAM where Platform information will be filled */
#define N1SDP_DDR_MEM_INFO_BASE 0x06008000 #define N1SDP_PLATFORM_INFO_BASE 0x06008000
#endif /* N1SDP_DEF_H */ #endif /* N1SDP_DEF_H */
Markdown is supported
0% or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment