Commit 57a18ff4 authored by Dan Handley's avatar Dan Handley
Browse files

Merge pull request #181 from danh-arm/dh/tsp_fvp_dependency

Move TSP private declarations into separate header
Clarify platform porting interface to TSP
parents e98f414b 5a06bb7e
...@@ -174,8 +174,6 @@ endif ...@@ -174,8 +174,6 @@ endif
INCLUDES += -Iinclude/bl31 \ INCLUDES += -Iinclude/bl31 \
-Iinclude/bl31/services \ -Iinclude/bl31/services \
-Iinclude/bl32 \
-Iinclude/bl32/payloads \
-Iinclude/common \ -Iinclude/common \
-Iinclude/drivers \ -Iinclude/drivers \
-Iinclude/drivers/arm \ -Iinclude/drivers/arm \
......
...@@ -32,6 +32,7 @@ ...@@ -32,6 +32,7 @@
#include <asm_macros.S> #include <asm_macros.S>
#include <tsp.h> #include <tsp.h>
#include <xlat_tables.h> #include <xlat_tables.h>
#include "../tsp_private.h"
.globl tsp_entrypoint .globl tsp_entrypoint
...@@ -119,8 +120,8 @@ func tsp_entrypoint ...@@ -119,8 +120,8 @@ func tsp_entrypoint
* specific early arch. setup e.g. mmu setup * specific early arch. setup e.g. mmu setup
* --------------------------------------------- * ---------------------------------------------
*/ */
bl bl32_early_platform_setup bl tsp_early_platform_setup
bl bl32_plat_arch_setup bl tsp_plat_arch_setup
/* --------------------------------------------- /* ---------------------------------------------
* Jump to main function. * Jump to main function.
......
...@@ -68,8 +68,8 @@ SECTIONS ...@@ -68,8 +68,8 @@ SECTIONS
__DATA_END__ = .; __DATA_END__ = .;
} >RAM } >RAM
#ifdef BL32_PROGBITS_LIMIT #ifdef TSP_PROGBITS_LIMIT
ASSERT(. <= BL32_PROGBITS_LIMIT, "BL3-2 progbits has exceeded its limit.") ASSERT(. <= TSP_PROGBITS_LIMIT, "TSP progbits has exceeded its limit.")
#endif #endif
stacks (NOLOAD) : { stacks (NOLOAD) : {
......
...@@ -28,6 +28,8 @@ ...@@ -28,6 +28,8 @@
# POSSIBILITY OF SUCH DAMAGE. # POSSIBILITY OF SUCH DAMAGE.
# #
INCLUDES += -Iinclude/bl32/tsp
BL32_SOURCES += bl32/tsp/tsp_main.c \ BL32_SOURCES += bl32/tsp/tsp_main.c \
bl32/tsp/aarch64/tsp_entrypoint.S \ bl32/tsp/aarch64/tsp_entrypoint.S \
bl32/tsp/aarch64/tsp_exceptions.S \ bl32/tsp/aarch64/tsp_exceptions.S \
...@@ -50,7 +52,7 @@ $(eval $(call add_define,TSP_INIT_ASYNC)) ...@@ -50,7 +52,7 @@ $(eval $(call add_define,TSP_INIT_ASYNC))
# Include the platform-specific TSP Makefile # Include the platform-specific TSP Makefile
# If no platform-specific TSP Makefile exists, it means TSP is not supported # If no platform-specific TSP Makefile exists, it means TSP is not supported
# on this platform. # on this platform.
TSP_PLAT_MAKEFILE := bl32/tsp/tsp-${PLAT}.mk TSP_PLAT_MAKEFILE := plat/${PLAT}/tsp/tsp-${PLAT}.mk
ifeq (,$(wildcard ${TSP_PLAT_MAKEFILE})) ifeq (,$(wildcard ${TSP_PLAT_MAKEFILE}))
$(error TSP is not supported on platform ${PLAT}) $(error TSP is not supported on platform ${PLAT})
else else
......
...@@ -32,9 +32,10 @@ ...@@ -32,9 +32,10 @@
#include <assert.h> #include <assert.h>
#include <debug.h> #include <debug.h>
#include <gic_v2.h> #include <gic_v2.h>
#include <tsp.h>
#include <platform.h> #include <platform.h>
#include <platform_def.h> #include <platform_def.h>
#include <tsp.h>
#include "tsp_private.h"
/******************************************************************************* /*******************************************************************************
* This function updates the TSP statistics for FIQs handled synchronously i.e * This function updates the TSP statistics for FIQs handled synchronously i.e
...@@ -87,7 +88,7 @@ int32_t tsp_fiq_handler(void) ...@@ -87,7 +88,7 @@ int32_t tsp_fiq_handler(void)
id = plat_ic_get_pending_interrupt_id(); id = plat_ic_get_pending_interrupt_id();
/* TSP can only handle the secure physical timer interrupt */ /* TSP can only handle the secure physical timer interrupt */
if (id != IRQ_SEC_PHY_TIMER) if (id != TSP_IRQ_SEC_PHY_TIMER)
return TSP_EL3_FIQ; return TSP_EL3_FIQ;
/* /*
...@@ -95,7 +96,7 @@ int32_t tsp_fiq_handler(void) ...@@ -95,7 +96,7 @@ int32_t tsp_fiq_handler(void)
* another secure interrupt through an assertion. * another secure interrupt through an assertion.
*/ */
id = plat_ic_acknowledge_interrupt(); id = plat_ic_acknowledge_interrupt();
assert(id == IRQ_SEC_PHY_TIMER); assert(id == TSP_IRQ_SEC_PHY_TIMER);
tsp_generic_timer_handler(); tsp_generic_timer_handler();
plat_ic_end_of_interrupt(id); plat_ic_end_of_interrupt(id);
......
...@@ -33,8 +33,10 @@ ...@@ -33,8 +33,10 @@
#include <debug.h> #include <debug.h>
#include <platform.h> #include <platform.h>
#include <platform_def.h> #include <platform_def.h>
#include <platform_tsp.h>
#include <spinlock.h> #include <spinlock.h>
#include <tsp.h> #include <tsp.h>
#include "tsp_private.h"
/******************************************************************************* /*******************************************************************************
* Declarations of linker defined symbols which will help us find the layout * Declarations of linker defined symbols which will help us find the layout
...@@ -115,7 +117,7 @@ uint64_t tsp_main(void) ...@@ -115,7 +117,7 @@ uint64_t tsp_main(void)
uint32_t linear_id = platform_get_core_pos(mpidr); uint32_t linear_id = platform_get_core_pos(mpidr);
/* Initialize the platform */ /* Initialize the platform */
bl32_platform_setup(); tsp_platform_setup();
/* Initialize secure/applications state here */ /* Initialize secure/applications state here */
tsp_generic_timer_start(); tsp_generic_timer_start();
......
/* /*
* Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved. * Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
* *
* Redistribution and use in source and binary forms, with or without * Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met: * modification, are permitted provided that the following conditions are met:
...@@ -28,75 +28,8 @@ ...@@ -28,75 +28,8 @@
* POSSIBILITY OF SUCH DAMAGE. * POSSIBILITY OF SUCH DAMAGE.
*/ */
#ifndef __TSP_H__ #ifndef __TSP_PRIVATE_H__
#define __TSP_H__ #define __TSP_PRIVATE_H__
/*
* SMC function IDs that TSP uses to signal various forms of completions
* to the secure payload dispatcher.
*/
#define TSP_ENTRY_DONE 0xf2000000
#define TSP_ON_DONE 0xf2000001
#define TSP_OFF_DONE 0xf2000002
#define TSP_SUSPEND_DONE 0xf2000003
#define TSP_RESUME_DONE 0xf2000004
#define TSP_PREEMPTED 0xf2000005
/*
* Function identifiers to handle FIQs through the synchronous handling model.
* If the TSP was previously interrupted then control has to be returned to
* the TSPD after handling the interrupt else execution can remain in the TSP.
*/
#define TSP_HANDLED_S_EL1_FIQ 0xf2000006
#define TSP_EL3_FIQ 0xf2000007
/* SMC function ID that TSP uses to request service from secure monitor */
#define TSP_GET_ARGS 0xf2001000
/*
* Identifiers for various TSP services. Corresponding function IDs (whether
* fast or standard) are generated by macros defined below
*/
#define TSP_ADD 0x2000
#define TSP_SUB 0x2001
#define TSP_MUL 0x2002
#define TSP_DIV 0x2003
#define TSP_HANDLE_FIQ_AND_RETURN 0x2004
/*
* Generate function IDs for TSP services to be used in SMC calls, by
* appropriately setting bit 31 to differentiate standard and fast SMC calls
*/
#define TSP_STD_FID(fid) ((fid) | 0x72000000 | (0 << 31))
#define TSP_FAST_FID(fid) ((fid) | 0x72000000 | (1 << 31))
/* SMC function ID to request a previously preempted std smc */
#define TSP_FID_RESUME TSP_STD_FID(0x3000)
/*
* Identify a TSP service from function ID filtering the last 16 bits from the
* SMC function ID
*/
#define TSP_BARE_FID(fid) ((fid) & 0xffff)
/*
* Total number of function IDs implemented for services offered to NS clients.
* The function IDs are defined above
*/
#define TSP_NUM_FID 0x4
/* TSP implementation version numbers */
#define TSP_VERSION_MAJOR 0x0 /* Major version */
#define TSP_VERSION_MINOR 0x1 /* Minor version */
/*
* Standard Trusted OS Function IDs that fall under Trusted OS call range
* according to SMC calling convention
*/
#define TOS_CALL_COUNT 0xbf00ff00 /* Number of calls implemented */
#define TOS_UID 0xbf00ff01 /* Implementation UID */
/* 0xbf00ff02 is reserved */
#define TOS_CALL_VERSION 0xbf00ff03 /* Trusted OS Call Version */
/* Definitions to help the assembler access the SMC/ERET args structure */ /* Definitions to help the assembler access the SMC/ERET args structure */
#define TSP_ARGS_SIZE 0x40 #define TSP_ARGS_SIZE 0x40
...@@ -110,24 +43,15 @@ ...@@ -110,24 +43,15 @@
#define TSP_ARG7 0x38 #define TSP_ARG7 0x38
#define TSP_ARGS_END 0x40 #define TSP_ARGS_END 0x40
#ifndef __ASSEMBLY__ #ifndef __ASSEMBLY__
#include <cassert.h> #include <cassert.h>
#include <platform_def.h> /* For CACHE_WRITEBACK_GRANULE */ #include <platform_def.h> /* For CACHE_WRITEBACK_GRANULE */
#include <spinlock.h> #include <spinlock.h>
#include <stdint.h> #include <stdint.h>
#include <tsp.h>
typedef uint32_t tsp_vector_isn_t;
typedef struct tsp_vectors {
tsp_vector_isn_t std_smc_entry;
tsp_vector_isn_t fast_smc_entry;
tsp_vector_isn_t cpu_on_entry;
tsp_vector_isn_t cpu_off_entry;
tsp_vector_isn_t cpu_resume_entry;
tsp_vector_isn_t cpu_suspend_entry;
tsp_vector_isn_t fiq_entry;
} tsp_vectors_t;
typedef struct work_statistics { typedef struct work_statistics {
uint32_t fiq_count; /* Number of FIQs on this cpu */ uint32_t fiq_count; /* Number of FIQs on this cpu */
...@@ -150,7 +74,6 @@ typedef struct tsp_args { ...@@ -150,7 +74,6 @@ typedef struct tsp_args {
#define read_sp_arg(args, offset) ((args)->_regs[offset >> 3]) #define read_sp_arg(args, offset) ((args)->_regs[offset >> 3])
#define write_sp_arg(args, offset, val) (((args)->_regs[offset >> 3]) \ #define write_sp_arg(args, offset, val) (((args)->_regs[offset >> 3]) \
= val) = val)
/* /*
* Ensure that the assembler's view of the size of the tsp_args is the * Ensure that the assembler's view of the size of the tsp_args is the
* same as the compilers * same as the compilers
...@@ -195,6 +118,7 @@ void tsp_generic_timer_restore(void); ...@@ -195,6 +118,7 @@ void tsp_generic_timer_restore(void);
/* FIQ management functions */ /* FIQ management functions */
void tsp_update_sync_fiq_stats(uint32_t type, uint64_t elr_el3); void tsp_update_sync_fiq_stats(uint32_t type, uint64_t elr_el3);
/* Data structure to keep track of TSP statistics */ /* Data structure to keep track of TSP statistics */
extern spinlock_t console_lock; extern spinlock_t console_lock;
extern work_statistics_t tsp_stats[PLATFORM_CORE_COUNT]; extern work_statistics_t tsp_stats[PLATFORM_CORE_COUNT];
...@@ -202,6 +126,8 @@ extern work_statistics_t tsp_stats[PLATFORM_CORE_COUNT]; ...@@ -202,6 +126,8 @@ extern work_statistics_t tsp_stats[PLATFORM_CORE_COUNT];
/* Vector table of jumps */ /* Vector table of jumps */
extern tsp_vectors_t tsp_vector_table; extern tsp_vectors_t tsp_vector_table;
#endif /* __ASSEMBLY__ */ #endif /* __ASSEMBLY__ */
#endif /* __BL2_H__ */ #endif /* __TSP_PRIVATE_H__ */
...@@ -30,7 +30,7 @@ ...@@ -30,7 +30,7 @@
#include <arch_helpers.h> #include <arch_helpers.h>
#include <assert.h> #include <assert.h>
#include <platform.h> #include <platform.h>
#include <tsp.h> #include "tsp_private.h"
/******************************************************************************* /*******************************************************************************
* Data structure to keep track of per-cpu secure generic timer context across * Data structure to keep track of per-cpu secure generic timer context across
......
...@@ -193,30 +193,42 @@ file is found in [plat/fvp/include/platform_def.h]. ...@@ -193,30 +193,42 @@ file is found in [plat/fvp/include/platform_def.h].
Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
image. Must be aligned on a page-size boundary. image. Must be aligned on a page-size boundary.
If the BL3-2 image is supported by the platform, the following constants must If a BL3-2 image is supported by the platform, the following constants must
be defined as well: also be defined:
* **#define : TSP_SEC_MEM_BASE** * **#define : BL32_IMAGE_NAME**
Defines the base address of the secure memory used by the BL3-2 image on the
platform.
* **#define : TSP_SEC_MEM_SIZE**
Defines the size of the secure memory used by the BL3-2 image on the Name of the BL3-2 binary image on the host file-system. This name is used by
platform. BL2 to load BL3-2 into secure memory from platform storage.
* **#define : BL32_BASE** * **#define : BL32_BASE**
Defines the base address in secure memory where BL2 loads the BL3-2 binary Defines the base address in secure memory where BL2 loads the BL3-2 binary
image. Must be inside the secure memory identified by `TSP_SEC_MEM_BASE` and image. Must be aligned on a page-size boundary.
`TSP_SEC_MEM_SIZE` constants. Must also be aligned on a page-size boundary.
* **#define : BL32_LIMIT** * **#define : BL32_LIMIT**
Defines the maximum address that the BL3-2 image can occupy. Must be inside Defines the maximum address that the BL3-2 image can occupy.
the secure memory identified by `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE`
constants. If the Test Secure-EL1 Payload (TSP) instantiation of BL3-2 is supported by the
platform, the following constants must also be defined:
* **#define : TSP_SEC_MEM_BASE**
Defines the base address of the secure memory used by the TSP image on the
platform. This must be at the same address or below `BL32_BASE`.
* **#define : TSP_SEC_MEM_SIZE**
Defines the size of the secure memory used by the BL3-2 image on the
platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
the memory required by the BL3-2 image, defined by `BL32_BASE` and
`BL32_LIMIT`.
* **#define : TSP_IRQ_SEC_PHY_TIMER**
Defines the ID of the secure physical generic timer interrupt used by the
TSP's interrupt handling code.
If the platform port uses the IO storage framework, the following constants If the platform port uses the IO storage framework, the following constants
must also be defined: must also be defined:
...@@ -241,7 +253,7 @@ memory layout implies some image overlaying like on FVP. ...@@ -241,7 +253,7 @@ memory layout implies some image overlaying like on FVP.
Defines the maximum address in secure RAM that the BL3-1's progbits sections Defines the maximum address in secure RAM that the BL3-1's progbits sections
can occupy. can occupy.
* **#define : BL32_PROGBITS_LIMIT** * **#define : TSP_PROGBITS_LIMIT**
Defines the maximum address that the TSP's progbits sections can occupy. Defines the maximum address that the TSP's progbits sections can occupy.
......
/*
* Copyright (c) 2014, ARM Limited and Contributors. All rights reserved.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* Redistributions of source code must retain the above copyright notice, this
* list of conditions and the following disclaimer.
*
* Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
*
* Neither the name of ARM nor the names of its contributors may be used
* to endorse or promote products derived from this software without specific
* prior written permission.
*
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*/
#ifndef __PLATFORM_TSP_H__
/*******************************************************************************
* Mandatory TSP functions (only if platform contains a TSP)
******************************************************************************/
void tsp_early_platform_setup(void);
void tsp_plat_arch_setup(void);
void tsp_platform_setup(void);
#define __PLATFORM_H__
#endif
/*
* Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
*
* Redistribution and use in source and binary forms, with or without
* modification, are permitted provided that the following conditions are met:
*
* Redistributions of source code must retain the above copyright notice, this
* list of conditions and the following disclaimer.
*
* Redistributions in binary form must reproduce the above copyright notice,
* this list of conditions and the following disclaimer in the documentation
* and/or other materials provided with the distribution.
*
* Neither the name of ARM nor the names of its contributors may be used
* to endorse or promote products derived from this software without specific
* prior written permission.
*
* THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
* AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
* IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
* ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
* LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
* CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
* SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
* INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
* CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
* ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
* POSSIBILITY OF SUCH DAMAGE.
*/
#ifndef __TSP_H__
#define __TSP_H__
/*
* SMC function IDs that TSP uses to signal various forms of completions
* to the secure payload dispatcher.
*/
#define TSP_ENTRY_DONE 0xf2000000
#define TSP_ON_DONE 0xf2000001
#define TSP_OFF_DONE 0xf2000002
#define TSP_SUSPEND_DONE 0xf2000003
#define TSP_RESUME_DONE 0xf2000004
#define TSP_PREEMPTED 0xf2000005
/*
* Function identifiers to handle FIQs through the synchronous handling model.
* If the TSP was previously interrupted then control has to be returned to
* the TSPD after handling the interrupt else execution can remain in the TSP.
*/
#define TSP_HANDLED_S_EL1_FIQ 0xf2000006
#define TSP_EL3_FIQ 0xf2000007
/* SMC function ID that TSP uses to request service from secure monitor */
#define TSP_GET_ARGS 0xf2001000
/*
* Identifiers for various TSP services. Corresponding function IDs (whether
* fast or standard) are generated by macros defined below
*/
#define TSP_ADD 0x2000
#define TSP_SUB 0x2001
#define TSP_MUL 0x2002
#define TSP_DIV 0x2003
#define TSP_HANDLE_FIQ_AND_RETURN 0x2004
/*
* Generate function IDs for TSP services to be used in SMC calls, by
* appropriately setting bit 31 to differentiate standard and fast SMC calls
*/
#define TSP_STD_FID(fid) ((fid) | 0x72000000 | (0 << 31))
#define TSP_FAST_FID(fid) ((fid) | 0x72000000 | (1 << 31))
/* SMC function ID to request a previously preempted std smc */
#define TSP_FID_RESUME TSP_STD_FID(0x3000)
/*
* Identify a TSP service from function ID filtering the last 16 bits from the
* SMC function ID
*/
#define TSP_BARE_FID(fid) ((fid) & 0xffff)
/*
* Total number of function IDs implemented for services offered to NS clients.
* The function IDs are defined above
*/
#define TSP_NUM_FID 0x4
/* TSP implementation version numbers */
#define TSP_VERSION_MAJOR 0x0 /* Major version */
#define TSP_VERSION_MINOR 0x1 /* Minor version */
/*
* Standard Trusted OS Function IDs that fall under Trusted OS call range
* according to SMC calling convention
*/
#define TOS_CALL_COUNT 0xbf00ff00 /* Number of calls implemented */
#define TOS_UID 0xbf00ff01 /* Implementation UID */
/* 0xbf00ff02 is reserved */
#define TOS_CALL_VERSION 0xbf00ff03 /* Trusted OS Call Version */
#ifndef __ASSEMBLY__
#include <stdint.h>
typedef uint32_t tsp_vector_isn_t;
typedef struct tsp_vectors {
tsp_vector_isn_t std_smc_entry;
tsp_vector_isn_t fast_smc_entry;
tsp_vector_isn_t cpu_on_entry;
tsp_vector_isn_t cpu_off_entry;
tsp_vector_isn_t cpu_resume_entry;
tsp_vector_isn_t cpu_suspend_entry;
tsp_vector_isn_t fiq_entry;
} tsp_vectors_t;
#endif /* __ASSEMBLY__ */
#endif /* __TSP_H__ */
...@@ -78,6 +78,7 @@ int plat_crash_console_putc(int c); ...@@ -78,6 +78,7 @@ int plat_crash_console_putc(int c);
/******************************************************************************* /*******************************************************************************
* Mandatory BL1 functions * Mandatory BL1 functions
******************************************************************************/ ******************************************************************************/
void bl1_early_platform_setup(void);
void bl1_plat_arch_setup(void); void bl1_plat_arch_setup(void);
void bl1_platform_setup(void); void bl1_platform_setup(void);
struct meminfo *bl1_plat_sec_mem_layout(void); struct meminfo *bl1_plat_sec_mem_layout(void);
...@@ -98,6 +99,7 @@ void bl1_init_bl2_mem_layout(const struct meminfo *bl1_mem_layout, ...@@ -98,6 +99,7 @@ void bl1_init_bl2_mem_layout(const struct meminfo *bl1_mem_layout,
/******************************************************************************* /*******************************************************************************
* Mandatory BL2 functions * Mandatory BL2 functions
******************************************************************************/ ******************************************************************************/
void bl2_early_platform_setup(struct meminfo *mem_layout);
void bl2_plat_arch_setup(void); void bl2_plat_arch_setup(void);
void bl2_platform_setup(void); void bl2_platform_setup(void);
struct meminfo *bl2_plat_sec_mem_layout(void); struct meminfo *bl2_plat_sec_mem_layout(void);
...@@ -184,11 +186,6 @@ unsigned int plat_get_aff_state(unsigned int, unsigned long); ...@@ -184,11 +186,6 @@ unsigned int plat_get_aff_state(unsigned int, unsigned long);
******************************************************************************/ ******************************************************************************/
void bl31_plat_enable_mmu(uint32_t flags); void bl31_plat_enable_mmu(uint32_t flags);
/*******************************************************************************
* Mandatory BL3-2 functions (only if platform contains a BL3-2)
******************************************************************************/
void bl32_platform_setup(void);
/******************************************************************************* /*******************************************************************************
* Optional BL3-2 functions (may be overridden) * Optional BL3-2 functions (may be overridden)
******************************************************************************/ ******************************************************************************/
......
...@@ -32,9 +32,9 @@ ...@@ -32,9 +32,9 @@
#include <asm_macros.S> #include <asm_macros.S>
#include <bl_common.h> #include <bl_common.h>
#include <gic_v2.h> #include <gic_v2.h>
#include <platform_def.h>
#include <pl011.h> #include <pl011.h>
#include "../drivers/pwrc/fvp_pwrc.h" #include "../drivers/pwrc/fvp_pwrc.h"
#include "platform_def.h"
.globl platform_get_entrypoint .globl platform_get_entrypoint
.globl plat_secondary_cold_boot_setup .globl plat_secondary_cold_boot_setup
......
...@@ -32,7 +32,7 @@ ...@@ -32,7 +32,7 @@
#define __PLATFORM_DEF_H__ #define __PLATFORM_DEF_H__
#include <arch.h> #include <arch.h>
#include <../fvp_def.h> #include "../fvp_def.h"
/******************************************************************************* /*******************************************************************************
...@@ -131,8 +131,8 @@ ...@@ -131,8 +131,8 @@
#if FVP_TSP_RAM_LOCATION_ID == FVP_IN_TRUSTED_SRAM #if FVP_TSP_RAM_LOCATION_ID == FVP_IN_TRUSTED_SRAM
# define TSP_SEC_MEM_BASE FVP_TRUSTED_SRAM_BASE # define TSP_SEC_MEM_BASE FVP_TRUSTED_SRAM_BASE
# define TSP_SEC_MEM_SIZE FVP_TRUSTED_SRAM_SIZE # define TSP_SEC_MEM_SIZE FVP_TRUSTED_SRAM_SIZE
# define TSP_PROGBITS_LIMIT BL2_BASE
# define BL32_BASE FVP_TRUSTED_SRAM_BASE # define BL32_BASE FVP_TRUSTED_SRAM_BASE
# define BL32_PROGBITS_LIMIT BL2_BASE
# define BL32_LIMIT BL31_BASE # define BL32_LIMIT BL31_BASE
#elif FVP_TSP_RAM_LOCATION_ID == FVP_IN_TRUSTED_DRAM #elif FVP_TSP_RAM_LOCATION_ID == FVP_IN_TRUSTED_DRAM
# define TSP_SEC_MEM_BASE FVP_TRUSTED_DRAM_BASE # define TSP_SEC_MEM_BASE FVP_TRUSTED_DRAM_BASE
...@@ -144,6 +144,11 @@ ...@@ -144,6 +144,11 @@
# error "Unsupported FVP_TSP_RAM_LOCATION_ID value" # error "Unsupported FVP_TSP_RAM_LOCATION_ID value"
#endif #endif
/*
* ID of the secure physical generic timer interrupt used by the TSP.
*/
#define TSP_IRQ_SEC_PHY_TIMER IRQ_SEC_PHY_TIMER
/******************************************************************************* /*******************************************************************************
* Platform specific page table and MMU setup constants * Platform specific page table and MMU setup constants
******************************************************************************/ ******************************************************************************/
...@@ -151,11 +156,6 @@ ...@@ -151,11 +156,6 @@
#define MAX_XLAT_TABLES 2 #define MAX_XLAT_TABLES 2
#define MAX_MMAP_REGIONS 16 #define MAX_MMAP_REGIONS 16
/*******************************************************************************
* ID of the secure physical generic timer interrupt.
******************************************************************************/
#define IRQ_SEC_PHY_TIMER 29
/******************************************************************************* /*******************************************************************************
* Declarations and constants to access the mailboxes safely. Each mailbox is * Declarations and constants to access the mailboxes safely. Each mailbox is
* aligned on the biggest cache line size in the platform. This is known only * aligned on the biggest cache line size in the platform. This is known only
......
...@@ -35,4 +35,4 @@ BL32_SOURCES += drivers/arm/gic/arm_gic.c \ ...@@ -35,4 +35,4 @@ BL32_SOURCES += drivers/arm/gic/arm_gic.c \
plat/common/plat_gic.c \ plat/common/plat_gic.c \
plat/fvp/aarch64/fvp_common.c \ plat/fvp/aarch64/fvp_common.c \
plat/fvp/aarch64/fvp_helpers.S \ plat/fvp/aarch64/fvp_helpers.S \
plat/fvp/bl32_fvp_setup.c plat/fvp/tsp/tsp_fvp_setup.c
...@@ -30,9 +30,9 @@ ...@@ -30,9 +30,9 @@
#include <bl_common.h> #include <bl_common.h>
#include <console.h> #include <console.h>
#include <platform.h> #include <platform_tsp.h>
#include "fvp_def.h" #include "../fvp_def.h"
#include "fvp_private.h" #include "../fvp_private.h"
/******************************************************************************* /*******************************************************************************
* Declarations of linker defined symbols which will help us find the layout * Declarations of linker defined symbols which will help us find the layout
...@@ -66,7 +66,7 @@ extern unsigned long __COHERENT_RAM_END__; ...@@ -66,7 +66,7 @@ extern unsigned long __COHERENT_RAM_END__;
/******************************************************************************* /*******************************************************************************
* Initialize the UART * Initialize the UART
******************************************************************************/ ******************************************************************************/
void bl32_early_platform_setup(void) void tsp_early_platform_setup(void)
{ {
/* /*
* Initialize a different console than already in use to display * Initialize a different console than already in use to display
...@@ -81,7 +81,7 @@ void bl32_early_platform_setup(void) ...@@ -81,7 +81,7 @@ void bl32_early_platform_setup(void)
/******************************************************************************* /*******************************************************************************
* Perform platform specific setup placeholder * Perform platform specific setup placeholder
******************************************************************************/ ******************************************************************************/
void bl32_platform_setup(void) void tsp_platform_setup(void)
{ {
fvp_gic_init(); fvp_gic_init();
} }
...@@ -90,7 +90,7 @@ void bl32_platform_setup(void) ...@@ -90,7 +90,7 @@ void bl32_platform_setup(void)
* Perform the very early platform specific architectural setup here. At the * Perform the very early platform specific architectural setup here. At the
* moment this is only intializes the MMU * moment this is only intializes the MMU
******************************************************************************/ ******************************************************************************/
void bl32_plat_arch_setup(void) void tsp_plat_arch_setup(void)
{ {
fvp_configure_mmu_el1(BL32_RO_BASE, fvp_configure_mmu_el1(BL32_RO_BASE,
(BL32_COHERENT_RAM_LIMIT - BL32_RO_BASE), (BL32_COHERENT_RAM_LIMIT - BL32_RO_BASE),
......
...@@ -29,7 +29,7 @@ ...@@ -29,7 +29,7 @@
# #
TSPD_DIR := services/spd/tspd TSPD_DIR := services/spd/tspd
SPD_INCLUDES := -Iinclude/bl32/payloads SPD_INCLUDES := -Iinclude/bl32/tsp
SPD_SOURCES := services/spd/tspd/tspd_common.c \ SPD_SOURCES := services/spd/tspd/tspd_common.c \
services/spd/tspd/tspd_helpers.S \ services/spd/tspd/tspd_helpers.S \
......
Markdown is supported
0% or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment