Commit 6aa138de authored by Vishnu Banavath's avatar Vishnu Banavath Committed by Abdellatif El Khlifi
Browse files

corstone700: set UART clocks to 32MHz



Adding support for 32MHz UART clock and selecting it as the
default UART clock

Change-Id: I9541eaff70424e85a3b5ee4820ca0e7efb040d2c
Signed-off-by: default avatarVishnu Banavath <vishnu.banavath@arm.com>
Signed-off-by: default avatarAbdellatif El Khlifi <abdellatif.elkhlifi@arm.com>
parent 93cf1f64
/* /*
* Copyright (c) 2019, Arm Limited and Contributors. All rights reserved. * Copyright (c) 2019-2020, Arm Limited and Contributors. All rights reserved.
* *
* SPDX-License-Identifier: BSD-3-Clause * SPDX-License-Identifier: BSD-3-Clause
*/ */
...@@ -68,14 +68,21 @@ ...@@ -68,14 +68,21 @@
clock-output-names = "smclk"; clock-output-names = "smclk";
}; };
uartclk: uartclk {
/* UART clock - 32MHz */
compatible = "fixed-clock";
#clock-cells = <0>;
clock-frequency = <32000000>;
clock-output-names = "uartclk";
};
serial0: uart@1a510000 { serial0: uart@1a510000 {
compatible = "arm,pl011", "arm,primecell"; compatible = "arm,pl011", "arm,primecell";
reg = <0x1a510000 0x1000>; reg = <0x1a510000 0x1000>;
interrupt-parent = <&gic>; interrupt-parent = <&gic>;
interrupts = <0 19 4>; interrupts = <0 19 4>;
clocks = <&refclk100mhz>, <&smbclk>; clocks = <&uartclk>, <&refclk100mhz>;
clock-names = "apb_pclk", "smclk"; clock-names = "uartclk", "apb_pclk";
}; };
serial1: uart@1a520000 { serial1: uart@1a520000 {
...@@ -83,8 +90,8 @@ ...@@ -83,8 +90,8 @@
reg = <0x1a520000 0x1000>; reg = <0x1a520000 0x1000>;
interrupt-parent = <&gic>; interrupt-parent = <&gic>;
interrupts = <0 20 4>; interrupts = <0 20 4>;
clocks = <&refclk100mhz>, <&smbclk>; clocks = <&uartclk>, <&refclk100mhz>;
clock-names = "apb_pclk", "smclk"; clock-names = "uartclk", "apb_pclk";
}; };
timer { timer {
......
...@@ -9,10 +9,23 @@ ...@@ -9,10 +9,23 @@
#include <lib/utils_def.h> #include <lib/utils_def.h>
#include <lib/xlat_tables/xlat_tables_defs.h> #include <lib/xlat_tables/xlat_tables_defs.h>
#include <plat/arm/board/common/v2m_def.h> #include <plat/arm/board/common/v2m_def.h>
#include <plat/arm/common/arm_spm_def.h> #include <plat/arm/common/arm_spm_def.h>
#include <plat/common/common_def.h> #include <plat/common/common_def.h>
/* PL011 UART related constants */
#ifdef V2M_IOFPGA_UART0_CLK_IN_HZ
#undef V2M_IOFPGA_UART0_CLK_IN_HZ
#endif
#ifdef V2M_IOFPGA_UART1_CLK_IN_HZ
#undef V2M_IOFPGA_UART1_CLK_IN_HZ
#endif
#define V2M_IOFPGA_UART0_CLK_IN_HZ 32000000
#define V2M_IOFPGA_UART1_CLK_IN_HZ 32000000
/* Core/Cluster/Thread counts for Corstone700 */ /* Core/Cluster/Thread counts for Corstone700 */
#define CORSTONE700_CLUSTER_COUNT U(1) #define CORSTONE700_CLUSTER_COUNT U(1)
#define CORSTONE700_MAX_CPUS_PER_CLUSTER U(4) #define CORSTONE700_MAX_CPUS_PER_CLUSTER U(4)
......
Markdown is supported
0% or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment