Commit 7ae58c6b authored by Yann Gautier's avatar Yann Gautier
Browse files

stm32mp1: use functions to retrieve some peripheral addresses



PWR, RCC, DDRPHYC & DDRCTRL addresses can be retrieved from device tree.
Platform asserts the value read from the DT are the SoC addresses.

Change-Id: I43f0890b51918a30c87ac067d3780ab27a0f59de
Signed-off-by: default avatarYann Gautier <yann.gautier@st.com>
Signed-off-by: default avatarEtienne Carriere <etienne.carriere@st.com>
Signed-off-by: default avatarNicolas LE BAYON <nicolas.le.bayon@st.com>
parent 447b2b13
...@@ -11,7 +11,7 @@ ...@@ -11,7 +11,7 @@
void ddr_enable_clock(void) void ddr_enable_clock(void)
{ {
mmio_setbits_32(RCC_BASE + RCC_DDRITFCR, mmio_setbits_32(stm32mp_rcc_base() + RCC_DDRITFCR,
RCC_DDRITFCR_DDRC1EN | RCC_DDRITFCR_DDRC1EN |
RCC_DDRITFCR_DDRC2EN | RCC_DDRITFCR_DDRC2EN |
RCC_DDRITFCR_DDRPHYCEN | RCC_DDRITFCR_DDRPHYCEN |
......
...@@ -298,10 +298,10 @@ int stm32mp1_ddr_probe(void) ...@@ -298,10 +298,10 @@ int stm32mp1_ddr_probe(void)
VERBOSE("STM32MP DDR probe\n"); VERBOSE("STM32MP DDR probe\n");
priv->ctl = (struct stm32mp1_ddrctl *)DDRCTRL_BASE; priv->ctl = (struct stm32mp1_ddrctl *)stm32mp_ddrctrl_base();
priv->phy = (struct stm32mp1_ddrphy *)DDRPHYC_BASE; priv->phy = (struct stm32mp1_ddrphy *)stm32mp_ddrphyc_base();
priv->pwr = PWR_BASE; priv->pwr = stm32mp_pwr_base();
priv->rcc = RCC_BASE; priv->rcc = stm32mp_rcc_base();
priv->info.base = STM32MP_DDR_BASE; priv->info.base = STM32MP_DDR_BASE;
priv->info.size = 0; priv->info.size = 0;
......
...@@ -20,9 +20,10 @@ void stm32mp_reset_assert(uint32_t id) ...@@ -20,9 +20,10 @@ void stm32mp_reset_assert(uint32_t id)
{ {
uint32_t offset = (id / (uint32_t)__LONG_BIT) * sizeof(uintptr_t); uint32_t offset = (id / (uint32_t)__LONG_BIT) * sizeof(uintptr_t);
uint32_t bit = id % (uint32_t)__LONG_BIT; uint32_t bit = id % (uint32_t)__LONG_BIT;
uintptr_t rcc_base = stm32mp_rcc_base();
mmio_write_32(RCC_BASE + offset, BIT(bit)); mmio_write_32(rcc_base + offset, BIT(bit));
while ((mmio_read_32(RCC_BASE + offset) & BIT(bit)) == 0U) { while ((mmio_read_32(rcc_base + offset) & BIT(bit)) == 0U) {
; ;
} }
} }
...@@ -32,9 +33,10 @@ void stm32mp_reset_deassert(uint32_t id) ...@@ -32,9 +33,10 @@ void stm32mp_reset_deassert(uint32_t id)
uint32_t offset = ((id / (uint32_t)__LONG_BIT) * sizeof(uintptr_t)) + uint32_t offset = ((id / (uint32_t)__LONG_BIT) * sizeof(uintptr_t)) +
RST_CLR_OFFSET; RST_CLR_OFFSET;
uint32_t bit = id % (uint32_t)__LONG_BIT; uint32_t bit = id % (uint32_t)__LONG_BIT;
uintptr_t rcc_base = stm32mp_rcc_base();
mmio_write_32(RCC_BASE + offset, BIT(bit)); mmio_write_32(rcc_base + offset, BIT(bit));
while ((mmio_read_32(RCC_BASE + offset) & BIT(bit)) != 0U) { while ((mmio_read_32(rcc_base + offset) & BIT(bit)) != 0U) {
; ;
} }
} }
...@@ -16,6 +16,18 @@ ...@@ -16,6 +16,18 @@
void stm32mp_save_boot_ctx_address(uintptr_t address); void stm32mp_save_boot_ctx_address(uintptr_t address);
uintptr_t stm32mp_get_boot_ctx_address(void); uintptr_t stm32mp_get_boot_ctx_address(void);
/* Return the base address of the DDR controller */
uintptr_t stm32mp_ddrctrl_base(void);
/* Return the base address of the DDR PHY */
uintptr_t stm32mp_ddrphyc_base(void);
/* Return the base address of the PWR peripheral */
uintptr_t stm32mp_pwr_base(void);
/* Return the base address of the RCC peripheral */
uintptr_t stm32mp_rcc_base(void);
/* /*
* Platform util functions for the GPIO driver * Platform util functions for the GPIO driver
* @bank: Target GPIO bank ID as per DT bindings * @bank: Target GPIO bank ID as per DT bindings
......
...@@ -38,6 +38,9 @@ int dt_get_node(struct dt_node_info *info, int offset, const char *compat); ...@@ -38,6 +38,9 @@ int dt_get_node(struct dt_node_info *info, int offset, const char *compat);
int dt_get_stdout_uart_info(struct dt_node_info *info); int dt_get_stdout_uart_info(struct dt_node_info *info);
int dt_get_stdout_node_offset(void); int dt_get_stdout_node_offset(void);
uint32_t dt_get_ddr_size(void); uint32_t dt_get_ddr_size(void);
uintptr_t dt_get_ddrctrl_base(void);
uintptr_t dt_get_ddrphyc_base(void);
uintptr_t dt_get_pwr_base(void);
const char *dt_get_board_model(void); const char *dt_get_board_model(void);
#endif /* STM32MP_DT_H */ #endif /* STM32MP_DT_H */
...@@ -10,6 +10,7 @@ ...@@ -10,6 +10,7 @@
#include <arch_helpers.h> #include <arch_helpers.h>
#include <common/debug.h> #include <common/debug.h>
#include <drivers/st/stm32mp_clkfunc.h>
#include <plat/common/platform.h> #include <plat/common/platform.h>
uintptr_t plat_get_ns_image_entrypoint(void) uintptr_t plat_get_ns_image_entrypoint(void)
...@@ -34,6 +35,58 @@ uintptr_t stm32mp_get_boot_ctx_address(void) ...@@ -34,6 +35,58 @@ uintptr_t stm32mp_get_boot_ctx_address(void)
return boot_ctx_address; return boot_ctx_address;
} }
uintptr_t stm32mp_ddrctrl_base(void)
{
static uintptr_t ddrctrl_base;
if (ddrctrl_base == 0) {
ddrctrl_base = dt_get_ddrctrl_base();
assert(ddrctrl_base == DDRCTRL_BASE);
}
return ddrctrl_base;
}
uintptr_t stm32mp_ddrphyc_base(void)
{
static uintptr_t ddrphyc_base;
if (ddrphyc_base == 0) {
ddrphyc_base = dt_get_ddrphyc_base();
assert(ddrphyc_base == DDRPHYC_BASE);
}
return ddrphyc_base;
}
uintptr_t stm32mp_pwr_base(void)
{
static uintptr_t pwr_base;
if (pwr_base == 0) {
pwr_base = dt_get_pwr_base();
assert(pwr_base == PWR_BASE);
}
return pwr_base;
}
uintptr_t stm32mp_rcc_base(void)
{
static uintptr_t rcc_base;
if (rcc_base == 0) {
rcc_base = fdt_rcc_read_addr();
assert(rcc_base == RCC_BASE);
}
return rcc_base;
}
uintptr_t stm32_get_gpio_bank_base(unsigned int bank) uintptr_t stm32_get_gpio_bank_base(unsigned int bank)
{ {
if (bank == GPIO_BANK_Z) { if (bank == GPIO_BANK_Z) {
......
...@@ -291,6 +291,73 @@ uint32_t dt_get_ddr_size(void) ...@@ -291,6 +291,73 @@ uint32_t dt_get_ddr_size(void)
return fdt_read_uint32_default(node, "st,mem-size", 0); return fdt_read_uint32_default(node, "st,mem-size", 0);
} }
/*******************************************************************************
* This function gets DDRCTRL base address information from the DT.
* Returns value on success, and 0 on failure.
******************************************************************************/
uintptr_t dt_get_ddrctrl_base(void)
{
int node;
uint32_t array[4];
node = fdt_node_offset_by_compatible(fdt, -1, DT_DDR_COMPAT);
if (node < 0) {
INFO("%s: Cannot read DDR node in DT\n", __func__);
return 0;
}
if (fdt_read_uint32_array(node, "reg", array, 4) < 0) {
return 0;
}
return array[0];
}
/*******************************************************************************
* This function gets DDRPHYC base address information from the DT.
* Returns value on success, and 0 on failure.
******************************************************************************/
uintptr_t dt_get_ddrphyc_base(void)
{
int node;
uint32_t array[4];
node = fdt_node_offset_by_compatible(fdt, -1, DT_DDR_COMPAT);
if (node < 0) {
INFO("%s: Cannot read DDR node in DT\n", __func__);
return 0;
}
if (fdt_read_uint32_array(node, "reg", array, 4) < 0) {
return 0;
}
return array[2];
}
/*******************************************************************************
* This function gets PWR base address information from the DT.
* Returns value on success, and 0 on failure.
******************************************************************************/
uintptr_t dt_get_pwr_base(void)
{
int node;
const fdt32_t *cuint;
node = fdt_node_offset_by_compatible(fdt, -1, DT_PWR_COMPAT);
if (node < 0) {
INFO("%s: Cannot read PWR node in DT\n", __func__);
return 0;
}
cuint = fdt_getprop(fdt, node, "reg", NULL);
if (cuint == NULL) {
return 0;
}
return fdt32_to_cpu(*cuint);
}
/******************************************************************************* /*******************************************************************************
* This function retrieves board model from DT * This function retrieves board model from DT
* Returns string taken from model node, NULL otherwise * Returns string taken from model node, NULL otherwise
......
...@@ -31,7 +31,7 @@ static struct console_stm32 console; ...@@ -31,7 +31,7 @@ static struct console_stm32 console;
static void print_reset_reason(void) static void print_reset_reason(void)
{ {
uint32_t rstsr = mmio_read_32(RCC_BASE + RCC_MP_RSTSCLRR); uint32_t rstsr = mmio_read_32(stm32mp_rcc_base() + RCC_MP_RSTSCLRR);
if (rstsr == 0U) { if (rstsr == 0U) {
WARN("Reset reason unknown\n"); WARN("Reset reason unknown\n");
...@@ -147,6 +147,8 @@ void bl2_el3_plat_arch_setup(void) ...@@ -147,6 +147,8 @@ void bl2_el3_plat_arch_setup(void)
boot_api_context_t *boot_context = boot_api_context_t *boot_context =
(boot_api_context_t *)stm32mp_get_boot_ctx_address(); (boot_api_context_t *)stm32mp_get_boot_ctx_address();
uint32_t clk_rate; uint32_t clk_rate;
uintptr_t pwr_base;
uintptr_t rcc_base;
mmap_add_region(BL_CODE_BASE, BL_CODE_BASE, mmap_add_region(BL_CODE_BASE, BL_CODE_BASE,
BL_CODE_END - BL_CODE_BASE, BL_CODE_END - BL_CODE_BASE,
...@@ -174,27 +176,30 @@ void bl2_el3_plat_arch_setup(void) ...@@ -174,27 +176,30 @@ void bl2_el3_plat_arch_setup(void)
panic(); panic();
} }
pwr_base = stm32mp_pwr_base();
rcc_base = stm32mp_rcc_base();
/* /*
* Disable the backup domain write protection. * Disable the backup domain write protection.
* The protection is enable at each reset by hardware * The protection is enable at each reset by hardware
* and must be disabled by software. * and must be disabled by software.
*/ */
mmio_setbits_32(PWR_BASE + PWR_CR1, PWR_CR1_DBP); mmio_setbits_32(pwr_base + PWR_CR1, PWR_CR1_DBP);
while ((mmio_read_32(PWR_BASE + PWR_CR1) & PWR_CR1_DBP) == 0U) { while ((mmio_read_32(pwr_base + PWR_CR1) & PWR_CR1_DBP) == 0U) {
; ;
} }
/* Reset backup domain on cold boot cases */ /* Reset backup domain on cold boot cases */
if ((mmio_read_32(RCC_BASE + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) { if ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_RTCSRC_MASK) == 0U) {
mmio_setbits_32(RCC_BASE + RCC_BDCR, RCC_BDCR_VSWRST); mmio_setbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
while ((mmio_read_32(RCC_BASE + RCC_BDCR) & RCC_BDCR_VSWRST) == while ((mmio_read_32(rcc_base + RCC_BDCR) & RCC_BDCR_VSWRST) ==
0U) { 0U) {
; ;
} }
mmio_clrbits_32(RCC_BASE + RCC_BDCR, RCC_BDCR_VSWRST); mmio_clrbits_32(rcc_base + RCC_BDCR, RCC_BDCR_VSWRST);
} }
generic_delay_timer_init(); generic_delay_timer_init();
......
...@@ -253,6 +253,7 @@ static inline uint32_t tamp_bkpr(uint32_t idx) ...@@ -253,6 +253,7 @@ static inline uint32_t tamp_bkpr(uint32_t idx)
/******************************************************************************* /*******************************************************************************
* Device Tree defines * Device Tree defines
******************************************************************************/ ******************************************************************************/
#define DT_PWR_COMPAT "st,stm32mp1-pwr"
#define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc" #define DT_RCC_CLK_COMPAT "st,stm32mp1-rcc"
#endif /* STM32MP1_DEF_H */ #endif /* STM32MP1_DEF_H */
...@@ -159,7 +159,8 @@ static void __dead2 stm32_system_off(void) ...@@ -159,7 +159,8 @@ static void __dead2 stm32_system_off(void)
static void __dead2 stm32_system_reset(void) static void __dead2 stm32_system_reset(void)
{ {
mmio_setbits_32(RCC_BASE + RCC_MP_GRSTCSETR, RCC_MP_GRSTCSETR_MPSYSRST); mmio_setbits_32(stm32mp_rcc_base() + RCC_MP_GRSTCSETR,
RCC_MP_GRSTCSETR_MPSYSRST);
/* Loop in case system reset is not immediately caught */ /* Loop in case system reset is not immediately caught */
for ( ; ; ) { for ( ; ; ) {
......
Markdown is supported
0% or .
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment