Skip to content
GitLab
Menu
Projects
Groups
Snippets
Help
Projects
Groups
Snippets
Loading...
Help
Help
Support
Community forum
Keyboard shortcuts
?
Submit feedback
Sign in / Register
Toggle navigation
Menu
Open sidebar
adam.huang
Arm Trusted Firmware
Commits
b81167d3
Commit
b81167d3
authored
5 years ago
by
Soby Mathew
Committed by
TrustedFirmware Code Review
5 years ago
Browse files
Options
Download
Plain Diff
Merge "Introducing support for Cortex-A65" into integration
parents
5f38b536
6ad216dc
No related merge requests found
Changes
3
Show whitespace changes
Inline
Side-by-side
Showing
3 changed files
include/lib/cpus/aarch64/cortex_a65.h
+31
-0
include/lib/cpus/aarch64/cortex_a65.h
lib/cpus/aarch64/cortex_a65.S
+81
-0
lib/cpus/aarch64/cortex_a65.S
plat/arm/board/fvp/platform.mk
+2
-1
plat/arm/board/fvp/platform.mk
with
114 additions
and
1 deletion
+114
-1
include/lib/cpus/aarch64/cortex_a65.h
0 → 100644
View file @
b81167d3
/*
* Copyright (c) 2019, Arm Limited. All rights reserved.
*
* SPDX-License-Identifier: BSD-3-Clause
*/
#ifndef CORTEX_A65_H
#define CORTEX_A65_H
#include <lib/utils_def.h>
#define CORTEX_A65_MIDR U(0x410FD060)
/*******************************************************************************
* CPU Extended Control register specific definitions
******************************************************************************/
#define CORTEX_A65_ECTLR_EL1 S3_0_C15_C1_4
/*******************************************************************************
* CPU Auxiliary Control register specific definitions
******************************************************************************/
#define CORTEX_A65_CPUACTLR_EL1 S3_0_C15_C1_0
/*******************************************************************************
* CPU Power Control register specific definitions
******************************************************************************/
#define CORTEX_A65_CPUPWRCTLR_EL1 S3_0_C15_C2_7
#define CORTEX_A65_CPUPWRCTLR_EL1_CORE_PWRDN_BIT (U(1) << 0)
#endif
/* CORTEX_A65_H */
This diff is collapsed.
Click to expand it.
lib/cpus/aarch64/cortex_a65.S
0 → 100644
View file @
b81167d3
/*
*
Copyright
(
c
)
2019
,
Arm
Limited
.
All
rights
reserved
.
*
*
SPDX
-
License
-
Identifier
:
BSD
-
3
-
Clause
*/
#include <arch.h>
#include <asm_macros.S>
#include <common/bl_common.h>
#include <common/debug.h>
#include <cortex_a65.h>
#include <cpu_macros.S>
#include <plat_macros.S>
/*
Hardware
handled
coherency
*/
#if !HW_ASSISTED_COHERENCY
#error "Cortex-A65 must be compiled with HW_ASSISTED_COHERENCY enabled"
#endif
/*
64-
bit
only
core
*/
#if CTX_INCLUDE_AARCH32_REGS
#error "Cortex-A65 supports only AArch64. Compile with CTX_INCLUDE_AARCH32_REGS=0"
#endif
/*
-------------------------------------------------
*
The
CPU
Ops
reset
function
for
Cortex
-
A65
.
*
Shall
clobber
:
x0
-
x19
*
-------------------------------------------------
*/
func
cortex_a65_reset_func
mov
x19
,
x30
#if ERRATA_DSU_936184
bl
errata_dsu_936184_wa
#endif
ret
x19
endfunc
cortex_a65_reset_func
func
cortex_a65_cpu_pwr_dwn
mrs
x0
,
CORTEX_A65_CPUPWRCTLR_EL1
orr
x0
,
x0
,
#
CORTEX_A65_CPUPWRCTLR_EL1_CORE_PWRDN_BIT
msr
CORTEX_A65_CPUPWRCTLR_EL1
,
x0
isb
ret
endfunc
cortex_a65_cpu_pwr_dwn
#if REPORT_ERRATA
/*
*
Errata
printing
function
for
Cortex
-
A65
.
Must
follow
AAPCS
.
*/
func
cortex_a65_errata_report
stp
x8
,
x30
,
[
sp
,
#-
16
]!
bl
cpu_get_rev_var
mov
x8
,
x0
/
*
*
Report
all
errata
.
The
revision
-
variant
information
is
passed
to
*
checking
functions
of
each
errata
.
*/
report_errata
ERRATA_DSU_936184
,
cortex_a65
,
dsu_936184
ldp
x8
,
x30
,
[
sp
],
#
16
ret
endfunc
cortex_a65_errata_report
#endif
.
section
.
rodata.
cortex_a65_regs
,
"aS"
cortex_a65_regs
:
/
*
The
ascii
list
of
register
names
to
be
reported
*/
.
asciz
"cpuectlr_el1"
,
""
func
cortex_a65_cpu_reg_dump
adr
x6
,
cortex_a65_regs
mrs
x8
,
CORTEX_A65_ECTLR_EL1
ret
endfunc
cortex_a65_cpu_reg_dump
declare_cpu_ops
cortex_a65
,
CORTEX_A65_MIDR
,
\
cortex_a65_reset_func
,
\
cortex_a65_cpu_pwr_dwn
This diff is collapsed.
Click to expand it.
plat/arm/board/fvp/platform.mk
View file @
b81167d3
...
...
@@ -116,7 +116,8 @@ else
lib/cpus/aarch64/neoverse_e1.S
\
lib/cpus/aarch64/neoverse_zeus.S
\
lib/cpus/aarch64/cortex_hercules.S
\
lib/cpus/aarch64/cortex_hercules_ae.S
lib/cpus/aarch64/cortex_hercules_ae.S
\
lib/cpus/aarch64/cortex_a65.S
endif
# AArch64/AArch32 cores
FVP_CPU_LIBS
+=
lib/cpus/aarch64/cortex_a55.S
\
...
...
This diff is collapsed.
Click to expand it.
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
.
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment
Menu
Projects
Groups
Snippets
Help