bl31_entrypoint.S 7.46 KB
Newer Older
1
/*
2
 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
3
 *
dp-arm's avatar
dp-arm committed
4
 * SPDX-License-Identifier: BSD-3-Clause
5
6
 */

7
8
#include <platform_def.h>

9
#include <arch.h>
10
#include <common/bl_common.h>
11
#include <el3_common_macros.S>
12
#include <lib/pmf/aarch64/pmf_asm_macros.S>
13
14
#include <lib/runtime_instr.h>
#include <lib/xlat_tables/xlat_mmu_helpers.h>
15
16

	.globl	bl31_entrypoint
Soby Mathew's avatar
Soby Mathew committed
17
	.globl	bl31_warm_entrypoint
18
19
20
21
22
23
24

	/* -----------------------------------------------------
	 * bl31_entrypoint() is the cold boot entrypoint,
	 * executed only by the primary cpu.
	 * -----------------------------------------------------
	 */

25
func bl31_entrypoint
26
	/* ---------------------------------------------------------------
27
	 * Stash the previous bootloader arguments x0 - x3 for later use.
28
	 * ---------------------------------------------------------------
29
	 */
30
31
	mov	x20, x0
	mov	x21, x1
32
33
	mov	x22, x2
	mov	x23, x3
34

35
#if !RESET_TO_BL31
36
	/* ---------------------------------------------------------------------
37
38
39
	 * For !RESET_TO_BL31 systems, only the primary CPU ever reaches
	 * bl31_entrypoint() during the cold boot flow, so the cold/warm boot
	 * and primary/secondary CPU logic should not be executed in this case.
40
	 *
41
42
	 * Also, assume that the previous bootloader has already initialised the
	 * SCTLR_EL3, including the endianness, and has initialised the memory.
43
44
	 * ---------------------------------------------------------------------
	 */
45
	el3_entrypoint_common					\
46
		_init_sctlr=0					\
47
48
49
50
		_warm_boot_mailbox=0				\
		_secondary_cold_boot=0				\
		_init_memory=0					\
		_init_c_runtime=1				\
51
52
		_exception_vectors=runtime_exceptions		\
		_pie_fixup_size=BL31_LIMIT - BL31_BASE
53
#else
54

55
56
57
58
59
60
	/* ---------------------------------------------------------------------
	 * For RESET_TO_BL31 systems which have a programmable reset address,
	 * bl31_entrypoint() is executed only on the cold boot path so we can
	 * skip the warm boot mailbox mechanism.
	 * ---------------------------------------------------------------------
	 */
61
	el3_entrypoint_common					\
62
		_init_sctlr=1					\
63
		_warm_boot_mailbox=!PROGRAMMABLE_RESET_ADDRESS	\
64
		_secondary_cold_boot=!COLD_BOOT_SINGLE_CPU	\
65
66
		_init_memory=1					\
		_init_c_runtime=1				\
67
68
		_exception_vectors=runtime_exceptions		\
		_pie_fixup_size=BL31_LIMIT - BL31_BASE
69

70
	/* ---------------------------------------------------------------------
71
	 * For RESET_TO_BL31 systems, BL31 is the first bootloader to run so
72
73
74
	 * there's no argument to relay from a previous bootloader. Zero the
	 * arguments passed to the platform layer to reflect that.
	 * ---------------------------------------------------------------------
75
	 */
76
77
78
79
	mov	x20, 0
	mov	x21, 0
	mov	x22, 0
	mov	x23, 0
80
#endif /* RESET_TO_BL31 */
81

82
83
84
	/* --------------------------------------------------------------------
	 * Perform BL31 setup
	 * --------------------------------------------------------------------
85
	 */
86
87
88
89
	mov	x0, x20
	mov	x1, x21
	mov	x2, x22
	mov	x3, x23
90
91
92
	bl	bl31_setup

#if ENABLE_PAUTH
93
	/* --------------------------------------------------------------------
94
	 * Program APIAKey_EL1 and enable pointer authentication
95
96
	 * --------------------------------------------------------------------
	 */
97
	bl	pauth_init_enable_el3
98
#endif /* ENABLE_PAUTH */
99

100
	/* --------------------------------------------------------------------
101
	 * Jump to main function
102
	 * --------------------------------------------------------------------
Achin Gupta's avatar
Achin Gupta committed
103
	 */
104
	bl	bl31_main
Achin Gupta's avatar
Achin Gupta committed
105

106
	/* --------------------------------------------------------------------
107
108
109
110
	 * Clean the .data & .bss sections to main memory. This ensures
	 * that any global data which was initialised by the primary CPU
	 * is visible to secondary CPUs before they enable their data
	 * caches and participate in coherency.
111
	 * --------------------------------------------------------------------
112
	 */
113
114
115
116
	adrp	x0, __DATA_START__
	add	x0, x0, :lo12:__DATA_START__
	adrp	x1, __DATA_END__
	add	x1, x1, :lo12:__DATA_END__
117
118
119
	sub	x1, x1, x0
	bl	clean_dcache_range

120
121
122
123
	adrp	x0, __BSS_START__
	add	x0, x0, :lo12:__BSS_START__
	adrp	x1, __BSS_END__
	add	x1, x1, :lo12:__BSS_END__
124
125
126
	sub	x1, x1, x0
	bl	clean_dcache_range

127
	b	el3_exit
128
endfunc bl31_entrypoint
Soby Mathew's avatar
Soby Mathew committed
129
130
131
132
133
134
135
136

	/* --------------------------------------------------------------------
	 * This CPU has been physically powered up. It is either resuming from
	 * suspend or has simply been turned on. In both cases, call the BL31
	 * warmboot entrypoint
	 * --------------------------------------------------------------------
	 */
func bl31_warm_entrypoint
dp-arm's avatar
dp-arm committed
137
138
139
140
141
142
143
#if ENABLE_RUNTIME_INSTRUMENTATION

	/*
	 * This timestamp update happens with cache off.  The next
	 * timestamp collection will need to do cache maintenance prior
	 * to timestamp update.
	 */
144
	pmf_calc_timestamp_addr rt_instr_svc, RT_INSTR_EXIT_HW_LOW_PWR
dp-arm's avatar
dp-arm committed
145
146
147
148
	mrs	x1, cntpct_el0
	str	x1, [x0]
#endif

Soby Mathew's avatar
Soby Mathew committed
149
150
151
152
153
	/*
	 * On the warm boot path, most of the EL3 initialisations performed by
	 * 'el3_entrypoint_common' must be skipped:
	 *
	 *  - Only when the platform bypasses the BL1/BL31 entrypoint by
154
	 *    programming the reset address do we need to initialise SCTLR_EL3.
Soby Mathew's avatar
Soby Mathew committed
155
156
157
158
159
160
161
162
163
164
165
166
	 *    In other cases, we assume this has been taken care by the
	 *    entrypoint code.
	 *
	 *  - No need to determine the type of boot, we know it is a warm boot.
	 *
	 *  - Do not try to distinguish between primary and secondary CPUs, this
	 *    notion only exists for a cold boot.
	 *
	 *  - No need to initialise the memory or the C runtime environment,
	 *    it has been done once and for all on the cold boot path.
	 */
	el3_entrypoint_common					\
167
		_init_sctlr=PROGRAMMABLE_RESET_ADDRESS		\
Soby Mathew's avatar
Soby Mathew committed
168
169
170
171
		_warm_boot_mailbox=0				\
		_secondary_cold_boot=0				\
		_init_memory=0					\
		_init_c_runtime=0				\
172
173
		_exception_vectors=runtime_exceptions		\
		_pie_fixup_size=0
Soby Mathew's avatar
Soby Mathew committed
174

johpow01's avatar
johpow01 committed
175
176
177
178
179
180
181
182
#if ENABLE_RME
	/*
	 * Initialise and enable Granule Protection
	 * before enabling any stage of translation.
	 */
	bl	gpt_enable
#endif

183
184
185
186
187
	/*
	 * We're about to enable MMU and participate in PSCI state coordination.
	 *
	 * The PSCI implementation invokes platform routines that enable CPUs to
	 * participate in coherency. On a system where CPUs are not
188
189
190
191
192
	 * cache-coherent without appropriate platform specific programming,
	 * having caches enabled until such time might lead to coherency issues
	 * (resulting from stale data getting speculatively fetched, among
	 * others). Therefore we keep data caches disabled even after enabling
	 * the MMU for such platforms.
193
	 *
194
195
196
197
	 * On systems with hardware-assisted coherency, or on single cluster
	 * platforms, such platform specific programming is not required to
	 * enter coherency (as CPUs already are); and there's no reason to have
	 * caches disabled either.
Soby Mathew's avatar
Soby Mathew committed
198
	 */
199
#if HW_ASSISTED_COHERENCY || WARMBOOT_ENABLE_DCACHE_EARLY
200
201
202
	mov	x0, xzr
#else
	mov	x0, #DISABLE_DCACHE
203
#endif
204
	bl	bl31_plat_enable_mmu
205

206
#if ENABLE_PAUTH
207
	/* --------------------------------------------------------------------
208
	 * Program APIAKey_EL1 and enable pointer authentication
209
210
	 * --------------------------------------------------------------------
	 */
211
	bl	pauth_init_enable_el3
212
213
#endif /* ENABLE_PAUTH */

Soby Mathew's avatar
Soby Mathew committed
214
215
	bl	psci_warmboot_entrypoint

dp-arm's avatar
dp-arm committed
216
#if ENABLE_RUNTIME_INSTRUMENTATION
217
	pmf_calc_timestamp_addr rt_instr_svc, RT_INSTR_EXIT_PSCI
dp-arm's avatar
dp-arm committed
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
	mov	x19, x0

	/*
	 * Invalidate before updating timestamp to ensure previous timestamp
	 * updates on the same cache line with caches disabled are properly
	 * seen by the same core. Without the cache invalidate, the core might
	 * write into a stale cache line.
	 */
	mov	x1, #PMF_TS_SIZE
	mov	x20, x30
	bl	inv_dcache_range
	mov	x30, x20

	mrs	x0, cntpct_el0
	str	x0, [x19]
#endif
Soby Mathew's avatar
Soby Mathew committed
234
235
	b	el3_exit
endfunc bl31_warm_entrypoint